

# FEATURES

- 1- to 4-Cell Charging from a Variety of Input Types
  - 3.58V to 24V Input Operating Voltage Range
  - USB 2.0/3.0/3.1 (Type-C)/USB PD Input Current Support
  - Seamless Buck ↔ Buck-Boost ↔ Boost Transitions
  - Input Overload Protection (IDPM and VDPM Regulation)
- CPU Throttling, Power and Current Monitoring
  - Full nPROCHOT Profile
  - Input Current Monitoring
  - Battery Charge/Discharge Current Monitoring
  - System Power Monitoring
- Narrow Voltage DC (NVDC) Power Path Management
  - Instant-On with Depleted or No Battery
  - Battery Supplementation if Adapter is Fully Loaded
  - BATFET Ideal Diode Emulation in Supplement
    Mode
- Power-Up USB Port from Battery (USB OTG)
  - 3V to 20.56V Adjustable OTG Voltage with 8mV Resolution
  - Up to 6.35A Output Current Limit with 50mA Resolution
- Pass Through Mode (PTM) to Improve Efficiency
- V<sub>MIN</sub> Active Protection (VAP) Mode
- VAP Supplements Battery from Input Caps for System Power Spikes (Battery-Only Conditions)
- Input Current Optimizer Maximizes Power Extraction
- 800kHz or 1.2MHz Selectable Switching Frequency
- I<sup>2</sup>C Interface for Flexible System Configuration
- Input Current Limit Setting Pin (without I<sup>2</sup>C)

- Integrated ADC for Voltage/Current/Power Monitoring
- Low Battery Quiescent Current
- High Accuracy
  - ±0.4% for Charge Voltage Regulation
  - ±2% for Input/Charge Current Regulation
  - ±2% for Input/Charge Current Monitor
  - ±5.8% for Power Monitor
- Safety
  - Thermal Shutdown
  - Input/System/Battery Over-Voltage Protection
  - Input/MOSFET/Inductor Over-Current Protection
- Available in a Green TQFN-4×4-32AL Package

## **APPLICATIONS**

Bluetooth Speakers, Drones, IP Cameras, Detachable Power Supply

Portable Internet Devices and Accessory

Industrial and Medical Equipment

# **TYPICAL APPLICATION**



Figure 1. Typical Application Circuit

## **GENERAL DESCRIPTION**

The SGM41573 is a synchronous Buck-Boost battery charge controller with NVDC power path management. It can provide high efficiency and low component count solution for 1-cell to 4-cell batteries charging applications.

The system is regulated slightly to be higher than the battery voltage, but not lower than the programmable system minimum voltage. Therefore, the system power is maintained even if the battery is completely depleted or removed. Dynamic power management (DPM) feature is also included that automatically reduces the charge current if the input current or voltage limit is reached. If the system load continues to increase after reduction of charge current down to zero, the battery enters the supplement mode and both adapter and battery power the system.

A wide range of input sources are supported for SGM41573, including traditional adapters, USB adapter and high voltage USB PD sources. The converter is configured as Buck, Boost or Buck-Boost during power-up, depending on the input source and battery conditions. The charger automatically switches among Buck, Boost and Buck-Boost without host control. When the input source is absent, the SGM41573 can work in USB On-The-Go (OTG) mode to supply VBUS from battery. The OTG output voltage can be programmed from 3V to 20.56V with 8mV resolution. The slew rate of the output voltage transitions in OTG can be configured (by OTG current setting) to comply with the USB PD 3.0 PPS specifications.

If there is no external load on the USB OTG port and the system is powered by battery-only, the  $V_{MIN}$  Active Protection (VAP) feature is supported. In VAP, the VBUS voltage is charged up by the battery and the energy is stored in the input decoupling capacitors. When the system requires peak power spike, the charge stored on the input capacitor discharges to maintain the system voltage at minimum system voltage.

Adapter current, battery current and system power are monitored in SGM41573. When the system power is too high and exceeds available power from adapter and battery together, a flexibly programmed nPROCHOT pulse is asserted to inform CPU for throttle back.

## I<sup>2</sup>C NVDC Buck-Boost Charge **Controller for 1- to 4-Cell Battery**

## PACKAGE/ORDERING INFORMATION

| MODEL    | PACKAGE<br>DESCRIPTION | SPECIFIED<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER | PACKAGE<br>MARKING          | PACKING<br>OPTION   |
|----------|------------------------|-----------------------------------|--------------------|-----------------------------|---------------------|
| SGM41573 | TQFN-4×4-32AL          | -40°C to +125°C                   | SGM41573XTSE32G/TR | SGM41573<br>XTSE32<br>XXXXX | Tape and Reel, 3000 |

#### MARKING INFORMATION

NOTE: XXXXX = Date Code, Trace Code and Vendor Code.

| Х | Х | Х | Х | Χ |  |
|---|---|---|---|---|--|
| Т |   |   |   | Т |  |

Vendor Code Trace Code

Date Code - Year

Green (RoHS & HSF): SG Micro Corp defines "Green" to mean Pb-Free (RoHS compatible) and free of halogen substances. If you have additional comments or questions, please contact your SGMICRO representative directly.

## ABSOLUTE MAXIMUM RATINGS

Voltage Range (with Respect to GND)

| SRN, SRP, ACN, ACP, VBUS, VSYS         | 0.3V to 30V   |
|----------------------------------------|---------------|
| SW1, SW2                               | 2V to 30V     |
| BTST1, BTST2, HIDRV1, HIDRV2, nBATDRV. | 0.3V to 36V   |
| LODRV1, LODRV2 (25ns)                  | 4V to 7V      |
| HIDRV1, HIDRV2 (25ns)                  | 4V to 36V     |
| SW1, SW2 (25ns)                        | 4V to 30V     |
| SDA, SCL, REGN, CHRG_OK, OTG/VAP, IL   | IM_HIZ, VDDA, |
| CELL_BATPRESZ, LODRV1, LODRV2, nPRC    | CHOT, CMPIN,  |
| CMPOUT                                 | 0.3V to 7V    |
| COMP1, COMP2                           | 0.3V to 5.5V  |
| IADPT, IBAT, PSYS                      | 0.3V to 3.6V  |
| Differential Voltage Range             |               |
| BTST1-SW1, BTST2-SW2, HIDRV1-SW1, H    | IDRV2-SW2     |
|                                        | 0.3V to 7V    |
| SRP-SRN, ACP-ACN                       | 0.5V to 0.5V  |
| Package Thermal Resistance             |               |
| TQFN-4×4-32AL, θ <sub>JA</sub>         | 36°C/W        |
| TQFN-4×4-32AL, θ <sub>JB</sub>         | 8.1°C/W       |
| TQFN-4×4-32AL, θ <sub>JC (TOP)</sub>   | 24.1°C/W      |
| TQFN-4×4-32AL, θ <sub>JC (BOT)</sub>   | 1.6°C/W       |
| Junction Temperature                   | +150℃         |
| Storage Temperature Range68            | 5°C to +150°C |
| Lead Temperature (Soldering, 10s)      | +260°C        |
| ESD Susceptibility <sup>(1) (2)</sup>  |               |
| НВМ                                    | ±5000V        |
| CDM                                    | ±1000V        |
| NOTES                                  |               |

#### NOTES:

1. For human body model (HBM), all pins comply with ANSI/ESDA/JEDEC JS-001 specifications.

2. For charged device model (CDM), all pins comply with ANSI/ESDA/JEDEC JS-002 specifications.

#### DISCLAIMER

SG Micro Corp reserves the right to make any change in circuit design, or specifications without prior notice.



#### R

| RECOMMENDED OPERATING CONDITIONS                   |
|----------------------------------------------------|
| Voltage Range (with Respect to GND)                |
| ACN, ACP, VBUS0V to 24V                            |
| SRN, SRP, VSYS0V to 19.2V                          |
| SW1, SW22V to 24V                                  |
| BTST1, BTST2, HIDRV1, HIDRV2, nBATDRV 0V to 30V    |
| SDA, SCL, CHRG_OK, COMP1, COMP2, CMPIN, CMPOUT,    |
| nPROCHOT 0V to 5.3V                                |
| CELL_BATPRESZ, ILIM_HIZ, LODRV1, LODRV2, VDDA,     |
| REGN 0V to 6V                                      |
| IADPT, IBAT, PSYS0V to 3.3V                        |
| Differential Voltage Range                         |
| BTST1-SW1, BTST2-SW2, HIDRV1-SW1, HIDRV2-SW2       |
|                                                    |
| SRP-SRN, ACP-ACN0.5V to 0.5V                       |
| Operating Junction Temperature Range40°C to +125°C |

## **OVERSTRESS CAUTION**

Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Functional operation of the device at any conditions beyond those indicated in the Recommended Operating Conditions section is not implied.

## **ESD SENSITIVITY CAUTION**

This integrated circuit can be damaged if ESD protections are not considered carefully. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because even small parametric changes could cause the device not to meet the published specifications.

## **PIN CONFIGURATION**



TQFN-4×4-32AL

## **PIN DESCRIPTION**

| PIN | NAME     | TYPE | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | VBUS     | Р    | Charger Input. Place an RC low pass filter on this pin (R = $1\Omega$ and C $\geq 0.47\mu$ F).                                                                                                                                                                                                                                                                                                                                                                                       |
| 2   | ACN      | Ρ    | Negative Terminal of the Input Current Sense Resistor. Place an RC low pass filter between this pin and the sense resistor.                                                                                                                                                                                                                                                                                                                                                          |
| 3   | ACP      | Р    | Positive Terminal of the Input Current Sense Resistor. Place an RC low pass filter between this pin and the sense resistor.                                                                                                                                                                                                                                                                                                                                                          |
| 4   | CHRG_OK  | 0    | Active High Open-Drain Good Power Source Status Output. Place a 10k $\Omega$ resistor between this pin and pull-up rail. CHRG_OK goes high with no fault (SYS short latch off, SYSOVP, BATOC, ACOC, force latch off, and thermal shutdown) when VBUS voltage rises above V <sub>VBUS_CONVEN</sub> or falls below V <sub>ACOV</sub> . CHRG_OK goes low when VBUS falls below V <sub>VBUS_CONVEN</sub> or rises above V <sub>ACOV</sub> or when above fault occurs.                    |
| 5   | OTG/VAP  | I    | OTG or VAP Modes Enable Input (Active High).<br>OTG mode enable: OTG_VAP_MODE bit = 1, EN_OTG bit = 1 and pull this pin to high.<br>VAP mode enable: OTG_VAP_MODE bit = 0, and pull this pin to high.                                                                                                                                                                                                                                                                                |
| 6   | ILIM_HIZ | I    | Input Current Limit Setting Input. Connect this pin to a resistor divider between supply and ground to set the target input current limit $I_{DPM}$ using the following equation:<br>$V_{ILIM\_HIZ} = 1V + 40 \times I_{DPM} \times R_{AC}$<br>The actual input current limit is the lower setting of ILIM HIZ pin and IIN HOST register. The device                                                                                                                                 |
|     |          |      | enters HIZ mode when $V_{ILIM_{HIZ}} < 0.6V$ , and exits HIZ mode when $V_{ILIM_{HIZ}} > 0.83V$ .                                                                                                                                                                                                                                                                                                                                                                                    |
| 7   | VDDA     | Р    | Internal Reference Bias. Place a $10\Omega$ resistor from REGN to this pin, and place a $1\mu F$ ceramic capacitor from this pin to ground.                                                                                                                                                                                                                                                                                                                                          |
| 8   | IADPT    | ο    | Adapter Current Monitoring Output. $V_{IADPT} = 20 \text{ or } 40 \times (V_{ACP} - V_{ACN})$ and 20V/V or 40V/V can be selected<br>in the IADPT_GAIN bit. Place a resistor from this pin to ground according to <b>Inductance Detection</b><br><b>through IADPT Pin</b> section. The resistor is 137k $\Omega$ when L = 2.2µH. Connect a 100pF or less ceramic<br>decoupling capacitor from this pin to ground. IADPT output voltage is clamped below 3.2V.                         |
| 9   | IBAT     | 0    | Battery Current Monitoring Output. The charge current is monitored as $V_{IBAT} = 8 \text{ or } 16 \times (V_{SRP} - V_{SRN})$ , and the discharge current is monitored as $V_{IBAT} = 8 \text{ or } 16 \times (V_{SRN} - V_{SRP})$ . $8V/V \text{ or } 16V/V \text{ can be selected}$ in the IBAT_GAIN bit. Connect a 100pF or less ceramic decoupling capacitor from this pin to ground. IBAT pin can be left floating if not in use and its output voltage is clamped below 3.3V. |

## **PIN DESCRIPTION (continued)**

| PIN            | NAME          | TYPE | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------|---------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10             | PSYS          | 0    | System Power Monitoring Output (Current Mode). The output current of this pin is proportional to the total power from the adapter and the battery refers to <b>High-Accuracy Power Sense Amplifier</b> ( <b>PSYS</b> ) section. The gain can be selected by I <sup>2</sup> C. Connect a resistor between this pin and ground to generate output voltage. PSYS pin can be left floating if not in use. And its output voltage is clamped below 3.3V.                                                                    |
| 11             | nPROCHOT      | 0    | Active Low Open-Drain Processor Hot Indicator Output. The adapter input current, battery discharge current and system voltage are monitored, and a pulse is asserted if any event in the nPROCHOT profile is triggered. The minimum pulse width is adjustable in PROCHOT_WIDTH[1:0] bits.                                                                                                                                                                                                                              |
| 12             | SDA           | I/O  | $I^2C$ Data Signal. Use a 10k $\Omega$ pull-up to the logic high rail.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 13             | SCL           | I    | $I^2C$ Clock Signal. Use a 10k $\Omega$ pull-up to the logic high rail.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 14             | CMPIN         | I    | Independent Comparator Input. The voltage sensed on this pin is compared with internal reference by the independent comparator, and the output of comparator is on CMPOUT pin. The internal reference, output polarity and deglitch time are all selectable in the $I^2$ C host. When CMP_POL bit = 1, the internal hysteresis is determined by the resistor between CMPIN and CMPOUT. When CMP_POL bit = 0, the internal hysteresis is 110mV. Connect this pin to ground if the independent comparator is not in use. |
| 15             | CMPOUT        | 0    | Open-Drain Independent Comparator Output. Place a resistor between this pin and pull-up supply rail.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 16             | COMP1         | I    | Buck-Boost Compensation Pin 1. Refer to Figure 2 for the compensation network.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 17             | COMP2         | I    | Buck-Boost Compensation Pin 2. Refer to Figure 2 for the compensation network.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 18             | CELL_BATPRESZ | I    | Battery Cell Selection Input. This pin is biased from VDDA, and sets the SYSOVP thresholds (5V for 1-cell, 12V for 2-cell, and 19.4V for 3-cell/4-cell). When the voltage on this pin is pulled below V <sub>CELL_BATPRESZ_FALL</sub> , it indicates battery removal. The device exits LEARN mode, the charge current goes back to 0. And the MaxChargeVoltage/MinSystemVoltage register goes to default.                                                                                                              |
| 19             | SRN           | Ρ    | Negative Input of the Charge Current Sense Resistor. This pin also senses the battery voltage. Place an optional $0.1\mu$ F ceramic capacitor from this pin to GND for common-mode noise filtering. Place a $0.1\mu$ F ceramic capacitor from SRP to SRN for differential mode noise filtering.                                                                                                                                                                                                                        |
| 20             | SRP           | Ρ    | Positive Input of the Charge Current Sense Resistor. Place an optional $0.1\mu$ F ceramic capacitor from this pin to GND for common-mode noise filtering. Place a $0.1\mu$ F ceramic capacitor from SRP to SRN for differential mode noise filtering.                                                                                                                                                                                                                                                                  |
| 21             | nBATDRV       | 0    | P-Channel BATFET Gate Driver Output. It is shorted to VSYS for turning off the BATFET and goes 11V below VSYS for fully on.                                                                                                                                                                                                                                                                                                                                                                                            |
| 22             | VSYS          | Р    | System Voltage Sensing.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 23             | SW2           | Ρ    | Boost Mode Switching Node. Connect it to the source of the Boost mode high-side N-channel MOSFET (Q4).                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 24             | HIDRV2        | 0    | Boost Mode High-side N-Channel MOSFET (Q4) Driver. Connect it to the gate of Q4.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 25             | BTST2         | Р    | Boost Mode High-side N-Channel MOSFET (Q4) Driver Power Supply. Place a 47nF capacitor between SW2 and BTST2. It is internally connected to the boost-strap diode cathode.                                                                                                                                                                                                                                                                                                                                             |
| 26             | LODRV2        | 0    | Boost Mode Low-side N-Channel MOSFET (Q3) Driver. Connect it to the gate of Q3.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 27             | PGND          | GND  | Power Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 28             | REGN          | Ρ    | 5.6V LDO Output. It is supplied from VBUS or VSYS and the LDO is active when VBUS voltage is above $V_{VBUS\_CONVEN}$ . A 2.2µF or 3.3µF ceramic capacitor is recommended between this pin and PGND.                                                                                                                                                                                                                                                                                                                   |
| 29             | LODRV1        | 0    | Buck Mode Low-side N-Channel MOSFET (Q2) Driver. Connect it to the gate of Q2.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 30             | BTST1         | Р    | Buck Mode High-side N-Channel MOSFET (Q1) Driver Power Supply. Place a 47nF capacitor between SW1 and BTST1. It is internally connected to the boost-strap diode cathode.                                                                                                                                                                                                                                                                                                                                              |
| 31             | HIDRV1        | 0    | Buck Mode High-side N-Channel MOSFET (Q1) Driver. Connect it to the gate of Q1.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 32             | SW1           | Р    | Buck Mode Switching Node. Connect it to the source of the Buck mode high-side N-channel MOSFET (Q1).                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Exposed<br>Pad | EP            | _    | Thermal Pad. It is the thermal pad to conduct heat from the device. Tie it externally to the PCB power ground plane. Thermal vias under the pad are needed to conduct the heat to the PCB power ground planes.                                                                                                                                                                                                                                                                                                         |

NOTE: I = input, O = output, I/O = input or output, P = power.



## **ELECTRICAL CHARACTERISTICS**

| PARAMETER                     | SYMBOL                      | CONDITIONS                                         |                                       | MIN   | ТҮР                      | MAX    | UNITS |
|-------------------------------|-----------------------------|----------------------------------------------------|---------------------------------------|-------|--------------------------|--------|-------|
| Input Voltage Operating Range | VINPUT_OP                   |                                                    |                                       | 3.58  |                          | 24     | V     |
| Regulation Accuracy           |                             | •                                                  |                                       |       |                          |        |       |
| Max System Voltage Regulatio  | n                           |                                                    |                                       |       |                          |        |       |
| System Voltage Regulation     | V <sub>SYSMAX_RNG</sub>     | Charge disabled, m                                 | neasured on V <sub>SYS</sub>          | 1.024 |                          | 19.2   | V     |
|                               |                             |                                                    | MaxChargeVoltage register             |       | V <sub>SRN</sub> + 160mV |        | V     |
|                               |                             |                                                    | = 0x41A0 (16.800V)                    | -1.5  |                          | 1.5    | %     |
|                               |                             |                                                    | MaxChargeVoltage register             |       | $V_{SRN}$ + 160mV        |        | V     |
| System Voltage Regulation     | V                           | Charge disabled                                    | = 0x3138 (12.600V)                    | -1.5  |                          | 1.5    | %     |
| Accuracy                      | V <sub>SYSMAX_ACC</sub>     | Charge disabled                                    | MaxChargeVoltage register             |       | V <sub>SRN</sub> + 160mV |        | V     |
|                               |                             |                                                    | = 0x20D0 (8.400V)                     | -2    |                          | 2      | %     |
|                               |                             |                                                    | MaxChargeVoltage register             |       | $V_{SRN}$ + 160mV        |        | V     |
|                               |                             |                                                    | = 0x1068 (4.200V)                     | -3    |                          | 3      | %     |
| Minimum System Voltage Regi   | ulation                     |                                                    |                                       |       |                          |        |       |
| System Voltage Regulation     | V <sub>SYSMIN_RNG</sub>     | Measured on $V_{\mbox{\scriptsize SYS}}$           |                                       | 1.024 |                          | 16.128 | V     |
|                               |                             | VBAT below<br>MinSystemVoltage<br>register setting | MinSystemVoltage register<br>= 0x3000 |       | 12.288                   |        | V     |
|                               |                             |                                                    |                                       | -2.0  |                          | 1.0    | %     |
|                               |                             |                                                    | MinSystemVoltage register<br>= 0x2400 |       | 9.216                    |        | V     |
| Minimum System Voltage        | V                           |                                                    |                                       | -2.0  |                          | 1.0    | %     |
| Regulation Accuracy           | V <sub>SYSMIN_REG_ACC</sub> |                                                    | MinSystemVoltage register<br>= 0x1800 |       | 6.144                    |        | V     |
|                               |                             |                                                    |                                       | -2.5  |                          | 1.5    | %     |
|                               |                             |                                                    | MinSystemVoltage register             |       | 3.584                    |        | V     |
|                               |                             |                                                    | = 0x0E00                              | -3.5  |                          | 2.0    | %     |
| Charge Voltage Regulation     |                             |                                                    |                                       |       |                          |        |       |
| Battery Voltage Regulation    | $V_{BAT_RNG}$               |                                                    |                                       | 1.024 |                          | 19.2   | V     |
|                               |                             |                                                    | MaxChargeVoltage register             |       | 16.8                     |        | V     |
|                               |                             |                                                    | = 0x41A0                              | -0.6  |                          | 0.4    | %     |
|                               |                             |                                                    | MaxChargeVoltage register             |       | 12.6                     |        | V     |
| Battery Voltage Regulation    | V                           | Charge enabled                                     | = 0x3138                              | -0.5  |                          | 0.4    | %     |
| Accuracy                      | $V_{BAT\_REG\_ACC}$         | (0°C to +85°C)                                     | MaxChargeVoltage register             |       | 8.4                      |        | V     |
|                               |                             |                                                    | = 0x20D0                              | -0.7  |                          | 0.6    | %     |
|                               |                             |                                                    | MaxChargeVoltage register             |       | 4.2                      |        | V     |
|                               |                             | = 0x1068                                           |                                       | -1.3  |                          | 1.3    | %     |

# **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                                                                                           | SYMBOL                       |                                                                      | CONDITIONS                       | MIN  | TYP  | MAX   | UNITS |
|-----------------------------------------------------------------------------------------------------|------------------------------|----------------------------------------------------------------------|----------------------------------|------|------|-------|-------|
| Charge Current Regulation in I                                                                      | ast Charge                   |                                                                      |                                  |      |      |       |       |
| Charge Current Regulation<br>Differential Voltage Range                                             | VIREG_CHG_RNG                | $V_{IREG_{CHG}} = V_{SRP} - V_{SF}$                                  | RN                               | 0    |      | 81.28 | mV    |
|                                                                                                     |                              |                                                                      | Charge Current register - 0x1000 |      | 4096 |       | mA    |
|                                                                                                     |                              |                                                                      | ChargeCurrent register = 0x1000  | -3   |      | 2     | %     |
|                                                                                                     |                              | VBAT above                                                           | ChargeCurrent register = 0x0800  |      | 2048 |       | mA    |
| Charge Current Regulation<br>Initial Accuracy with 10mΩ                                             |                              | MinSystemVoltage                                                     |                                  | -5   |      | 4     | %     |
| Sensing Resistor                                                                                    | I <sub>CHRG_REG_ACC</sub>    | register setting                                                     | ChargeCurrent register = 0x0400  |      | 1024 |       | mA    |
|                                                                                                     |                              | (0°C to +85°C)                                                       |                                  | -9   |      | 7     | %     |
|                                                                                                     |                              |                                                                      | Charge Current register - 0x0200 |      | 512  |       | mA    |
|                                                                                                     |                              |                                                                      | ChargeCurrent register = 0x0200  | -18  |      | 13    | %     |
| Charge Current Regulation in I                                                                      | _DO Mode                     |                                                                      |                                  |      |      |       |       |
|                                                                                                     |                              | 2-cell to 4-cell                                                     |                                  |      | 384  |       | mA    |
| Pre-Charge Current Clamp                                                                            | Iclamp                       | 1-cell, V <sub>SRN</sub> < 3V                                        |                                  |      | 384  |       | mA    |
|                                                                                                     |                              | 1-cell, 3V < V <sub>SRN</sub> < V <sub>SYSMIN</sub>                  |                                  |      | 2    |       | А     |
|                                                                                                     | I <sub>PRECHRG_REG_ACC</sub> | VBAT below<br>MinSystemVoltage<br>register setting<br>(0°C to +85°C) | ChargeCurrent register = 0x0180  |      | 384  |       | mA    |
|                                                                                                     |                              |                                                                      | 1-cell to 4-cell                 | -17  |      | 17    | %     |
| Pre-Charge Current Regulation                                                                       |                              |                                                                      | ChargeCurrent register = 0x0100  |      | 256  |       | mA    |
| Initial Accuracy with $10 m\Omega$                                                                  |                              |                                                                      | 1-cell to 4-cell                 | -24  |      | 24    | %     |
| SRP/SRN Series Resistor                                                                             |                              |                                                                      | ChargeCurrent register = 0x00C0  |      | 192  |       | mA    |
|                                                                                                     |                              |                                                                      | 1-cell to 4-cell                 | -32  |      | 32    | %     |
|                                                                                                     |                              |                                                                      | ChargeCurrent register = 0x0080  |      | 128  |       | mA    |
| SRP, SRN Leakage Current<br>Mismatch                                                                | I <sub>LEAK_SRP_SRN</sub>    | 0°C to +85°C                                                         |                                  | -13  |      | 13    | μA    |
| Input Current Regulation                                                                            |                              |                                                                      |                                  |      |      |       |       |
| Input Current Regulation<br>Differential Voltage Range                                              | VIREG_DPM_RNG                | V <sub>IREG_DPM</sub> = V <sub>ACP</sub> - V <sub>AC</sub>           | CN                               | 0.5  |      | 63.5  | mV    |
|                                                                                                     |                              | IIN_HOST register =                                                  | 0x5000                           | 3700 | 3800 | 3950  |       |
| Input Current Regulation                                                                            |                              | IIN_HOST register =                                                  | 0x3C00                           | 2740 | 2850 | 2990  |       |
| Accuracy with 10mΩ ACP/ACN Series Resistor                                                          | DPM_REG_ACC                  | IIN_HOST register =                                                  | 0x1E00                           | 1300 | 1425 | 1550  | mA    |
|                                                                                                     |                              | IIN_HOST register =                                                  | 0x0A00                           | 340  | 475  | 590   |       |
| ACP, ACN Leakage Current<br>Mismatch                                                                | ILEAK_ACP_ACN                |                                                                      |                                  | -14  |      | 10    | μA    |
| Voltage Range for Input Current<br>Regulation (ILIM_HIZ Pin)                                        | VIREG_DPM_RNG_ILIM           |                                                                      |                                  | 1.15 |      | 4     | V     |
| Input Current Regulation                                                                            |                              |                                                                      | V <sub>ILIM_HIZ</sub> = 2.6V     | 3780 | 4000 | 4200  |       |
| Input Current Regulation<br>Accuracy on ILIM_HIZ Pin with<br>$10m\Omega$ ACP/ACN Series<br>Resistor |                              | $V_{ILIM_{HIZ}} = 1V + 40 \times$                                    | $V_{ILIM_{HIZ}} = 2.2V$          | 2780 | 3000 | 3200  | mA    |
|                                                                                                     | DPM_REG_ACC_ILIM             | I <sub>DPM</sub> × R <sub>AC</sub>                                   | V <sub>ILIM_HIZ</sub> = 1.6V     | 1280 | 1500 | 1660  |       |
|                                                                                                     |                              |                                                                      | V <sub>ILIM_HIZ</sub> = 1.2V     | 280  | 500  | 660   |       |
| ILIM_HIZ Pin Leakage Current                                                                        | I <sub>LEAK_ILIM</sub>       |                                                                      |                                  | -1   |      | 1     | μA    |



## **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                                                                                          | SYMBOL                                     | CONDITIONS                                                  | MIN  | TYP    | MAX   | UNITS |
|----------------------------------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------------------------|------|--------|-------|-------|
| Input Voltage Regulation                                                                           |                                            |                                                             | •    | •      |       |       |
| Input Voltage Regulation Range                                                                     | VIREG_DPM_RNG                              | Voltage on VBUS                                             | 3.2  |        | 19.52 | V     |
|                                                                                                    |                                            |                                                             |      | 18688  |       | mV    |
|                                                                                                    |                                            | InputVoltage register = 0x3C80                              | -2   |        | 1     | %     |
|                                                                                                    |                                            |                                                             |      | 10880  |       | mV    |
| Input Voltage Regulation Accuracy                                                                  | $V_{DPM\_REG\_ACC}$                        | InputVoltage register = 0x1E00                              | -2.5 |        | 1     | %     |
|                                                                                                    |                                            |                                                             |      | 4480   |       | mV    |
|                                                                                                    |                                            | InputVoltage register = 0x0500                              | -3.5 |        | 2     | %     |
| OTG Current Regulation                                                                             |                                            | •                                                           | I    | •      |       |       |
| OTG Output Current Regulation<br>Differential Voltage Range                                        | $V_{\text{IOTG}\_\text{REG}\_\text{RNG}}$  | V <sub>IOTG_REG</sub> = V <sub>ACP</sub> - V <sub>ACN</sub> | 0    |        | 63.5  | mV    |
| OTG Output Current Regulation<br>Accuracy with 50mA LSB and $10m\Omega$<br>ACP/ACN Series Resistor |                                            | OTGCurrent register = 0x3C00                                | 2800 | 3000   | 3160  |       |
|                                                                                                    | I <sub>OTG_ACC</sub>                       | OTGCurrent register = 0x1E00                                | 1300 | 1500   | 1680  | mA    |
|                                                                                                    |                                            | OTGCurrent register = 0x0A00                                | 310  | 500    | 670   |       |
| OTG Voltage Regulation                                                                             |                                            |                                                             |      |        |       |       |
| OTG Voltage Regulation Range                                                                       | $V_{\text{OTG}_{\text{REG}_{\text{RNG}}}}$ | Voltage on VBUS                                             | 3    |        | 20.56 | V     |
|                                                                                                    |                                            | OTGVoltage register = 0x2490,<br>OTG_RANGE_LOW = 0          |      | 20.000 |       | V     |
|                                                                                                    |                                            |                                                             | -1.5 |        | 1     | %     |
|                                                                                                    | N/                                         | OTGVoltage register = 0x1770,                               |      | 12.000 |       | V     |
| OTG Voltage Regulation Accuracy                                                                    | $V_{OTG\_REG\_ACC}$                        | OTG_RANGE_LOW = 1                                           | -1.5 |        | 1.5   | %     |
|                                                                                                    |                                            | OTGVoltage register = 0x09C4,                               |      | 5.000  |       | V     |
|                                                                                                    |                                            | OTG_RANGE_LOW = 1                                           | -2   |        | 3.5   | %     |
| Reference and Buffer                                                                               |                                            |                                                             |      |        |       |       |
| REGN Regulator                                                                                     |                                            |                                                             |      |        |       |       |
| REGN Regulator Voltage<br>(0mA to 60mA)                                                            | V <sub>REGN_REG</sub>                      | V <sub>VBUS</sub> = 10V                                     | 5.36 | 5.64   | 5.9   | V     |
| REGN Voltage in Drop Out Mode                                                                      | V <sub>DROPOUT</sub>                       | $V_{VBUS}$ = 5V, $I_{LOAD}$ = 20mA                          | 4.6  | 4.8    | 5     | V     |
| REGN Current Limit when Converter is Enabled                                                       | I <sub>REGN_LIM_Charging</sub>             | $V_{VBUS}$ = 10V, force $V_{REGN}$ = 4V                     | 80   | 100    |       | mA    |
| REGN Output Capacitor Required for Stability                                                       | $C_{REGN}$                                 | $I_{LOAD}$ = 100µA to 50mA                                  | 2.2  |        |       | μF    |
| VDDA Input Capacitor Required for Stability                                                        | $C_{VDDA}$                                 | $I_{LOAD} = 100 \mu A$ to 50mA                              | 1    |        |       | μF    |

## **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                                                                                                                                                                                                                                                  | SYMBOL                         | CONDI                                                                                 | CONDITIONS                                                       |      | TYP     | MAX  | UNITS |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------|------|---------|------|-------|
| Quiescent Current                                                                                                                                                                                                                                          |                                |                                                                                       |                                                                  |      |         |      |       |
|                                                                                                                                                                                                                                                            |                                | V <sub>BAT</sub> = 18V, EN_LWPWR = 1,<br>in low power mode                            |                                                                  |      | 21      | 36   |       |
| System Powered by Battery, BATFET                                                                                                                                                                                                                          |                                | V <sub>BAT</sub> = 18V, EN_LWPV<br>EN_PROCHOT_LPW                                     | VR = 1,<br>R = 1, REGN off                                       |      | 180     | 260  |       |
| on, $I_{SRN} + I_{SRP} + I_{SW2} + I_{BTST2} + I_{SW1} + I_{BTST1} + I_{ACP} + I_{ACN} + I_{VBUS} + I_{VSYS}$                                                                                                                                              | IBAT_BATFET_ON                 | V <sub>BAT</sub> = 18V, EN_LWPV<br>EN_PSYS = 0, REGN                                  | VR = 0,<br>I on, PSYS disabled                                   |      | 1100    | 1410 | μA    |
|                                                                                                                                                                                                                                                            |                                | V <sub>BAT</sub> = 18V, EN_LWPV<br>EN_PSYS = 1, REGN                                  |                                                                  |      | 1200    | 1510 |       |
| Input Current during PSM in Buck<br>Mode, No Load, I <sub>VBUS</sub> + I <sub>ACP</sub> + I <sub>ACN</sub> +<br>I <sub>VSYS</sub> + I <sub>SRP</sub> + I <sub>SRN</sub> + I <sub>SW1</sub> + I <sub>BTST1</sub> + I <sub>SW2</sub><br>+ I <sub>BTST2</sub> | I <sub>AC_SW_LIGHT_Buck</sub>  | V <sub>IN</sub> = 20V, V <sub>BAT</sub> = 12.6<br>EN_OOA = 0, MOSFE                   |                                                                  |      | 2.5     |      | mA    |
| Input Current during PSM in Boost<br>Mode, No Load, $I_{VBUS} + I_{ACP} + I_{ACN} + I_{VSYS} + I_{SRP} + I_{SRN} + I_{SW1} + I_{BTST1} + I_{SW2} + I_{BTST2}$                                                                                              | I <sub>AC_SW_LIGHT_Boost</sub> | V <sub>IN</sub> = 5V, V <sub>BAT</sub> = 8.4V,<br>EN_OOA = 0, MOSFE                   |                                                                  |      | 6.7     |      | mA    |
| Input Current during PSM in<br>Buck-Boost Mode, No Load, $I_{VBUS}$ +<br>$I_{ACP}$ + $I_{ACN}$ + $I_{VSYS}$ + $I_{SRP}$ + $I_{SRN}$ + $I_{SW1}$ +<br>$I_{BTST1}$ + $I_{SW2}$ + $I_{BTST2}$                                                                 | IAC_SW_LIGHT_BuckBoost         | EN_OOA = 0, MOSFE                                                                     | $V_{IN} = 12V, V_{BAT} = 12V,$<br>EN_OOA = 0, MOSFET $Q_G = 8nC$ |      | 3.3     |      | mA    |
| Quiescent Current during PSM in                                                                                                                                                                                                                            |                                | V <sub>BAT</sub> = 8.4V,<br>EN OOA = 0,                                               | V <sub>VBUS</sub> = 5V                                           |      | 3.3     |      |       |
| OTG Mode, $I_{VBUS} + I_{ACP} + I_{ACN} + I_{VSYS} +$                                                                                                                                                                                                      | I <sub>OTG_STANDBY</sub>       | 800kHz switching                                                                      | V <sub>VBUS</sub> = 12V                                          |      | 3.6     |      | mA    |
| $ _{SRP} +  _{SRN} +  _{SW1} +  _{BTST1} +  _{SW2} +  _{BTST2}$                                                                                                                                                                                            |                                | frequency,<br>MOSFET Q <sub>G</sub> = 8nC                                             | V <sub>VBUS</sub> = 20V                                          |      | 4       |      |       |
| Input Common Mode Range                                                                                                                                                                                                                                    | V <sub>ACP/N_OP</sub>          | Voltage on ACP/ACN                                                                    |                                                                  | 3.8  |         | 24   | V     |
| IADPT Output Clamp Voltage                                                                                                                                                                                                                                 | VIADPT_CLAMP                   |                                                                                       |                                                                  | 3.07 | 3.2     | 3.3  | V     |
| IADPT Output Current                                                                                                                                                                                                                                       | I <sub>IADPT</sub>             |                                                                                       |                                                                  |      |         | 1    | mA    |
| Input Current Sensing Gain                                                                                                                                                                                                                                 | •                              |                                                                                       | IADPT_GAIN = 0                                                   |      | 20      |      | V/V   |
| input Current Sensing Gain                                                                                                                                                                                                                                 | A <sub>IADPT</sub>             | $V_{IADPT}/V_{(ACP-ACN)}$                                                             | IADPT_GAIN = 1                                                   |      | 40      |      | V/V   |
|                                                                                                                                                                                                                                                            |                                | $V_{(ACP-ACN)} = 40.96 \text{mV}, \text{ IADPT}_GAIN = 1$                             |                                                                  | -2.5 |         | 2.5  |       |
| Input Current Monitor Accuracy                                                                                                                                                                                                                             | VIADPT_ACC                     | $V_{(ACP-ACN)} = 20.48mV, I$                                                          | IADPT_GAIN = 1                                                   | -4   |         | 4    | %     |
| input current monitor Accuracy                                                                                                                                                                                                                             | V IADPT_ACC                    | $V_{(ACP-ACN)}$ = 10.24mV, I                                                          | IADPT_GAIN = 1                                                   | -7.5 |         | 7.5  | 70    |
|                                                                                                                                                                                                                                                            |                                | $V_{(ACP-ACN)} = 5.12mV, IADPT_GAIN = 1$                                              |                                                                  | -15  |         | 15   |       |
| Maximum Capacitance on IADPT Pin                                                                                                                                                                                                                           | CIADPT_MAX                     |                                                                                       |                                                                  |      |         | 100  | pF    |
| Battery Common Mode Range                                                                                                                                                                                                                                  | V <sub>SRP/N_OP</sub>          | Voltage on SRP/SRN                                                                    |                                                                  | 2.5  |         | 18   | V     |
| IBAT Output Clamp Voltage                                                                                                                                                                                                                                  | V <sub>IBAT_CLAMP</sub>        |                                                                                       |                                                                  | 2.93 | 3.27    | 3.6  | V     |
| IBAT Output Current                                                                                                                                                                                                                                        | I <sub>IBAT</sub>              |                                                                                       |                                                                  |      |         | 1    | mA    |
| Charge and Discharge Current<br>Sensing Gain on IBAT Pin                                                                                                                                                                                                   | A <sub>IBAT</sub>              | $V_{\text{IBAT}}/V_{(\text{SRN-SRP})}$                                                | IBAT_GAIN = 0<br>IBAT_GAIN = 1                                   |      | 8<br>16 |      | V/V   |
|                                                                                                                                                                                                                                                            |                                | V <sub>(SRP-SRN)</sub> = 40.96mV, I                                                   |                                                                  | -2   |         | 2    |       |
| Charge Current Meniter Assures                                                                                                                                                                                                                             |                                | $V_{(SRP-SRN)} = 20.48 \text{mV}, \text{ I}$                                          | _                                                                | -4   |         | 4    | %     |
| Charge Current Monitor Accuracy on IBAT Pin                                                                                                                                                                                                                | $V_{\text{IBAT}_CHG_ACC}$      | $V_{(SRP-SRN)} = 10.24 \text{mV}, \text{ I}$                                          |                                                                  | -7.3 |         | 7.3  |       |
|                                                                                                                                                                                                                                                            |                                | $V_{(SRP-SRN)} = 10.24$ mV, IBAT_GAIN = 1<br>$V_{(SRP-SRN)} = 5.12$ mV, IBAT_GAIN = 1 |                                                                  | -15  |         | 15   |       |
| Maximum Capacitance on IBAT Pin                                                                                                                                                                                                                            | C <sub>IBAT_MAX</sub>          | , , ,                                                                                 |                                                                  |      |         | 100  | pF    |

# **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                                            | SYMBOL                                       | CONDITIONS                                                                     |                         | MIN  | TYP  | MAX   | UNITS |
|------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------|-------------------------|------|------|-------|-------|
| System Power Sense Amplifier                         |                                              |                                                                                |                         |      |      |       |       |
| PSYS Output Voltage Range                            | V <sub>PSYS</sub>                            |                                                                                |                         | 0    |      | 3.3   | V     |
| PSYS Output Current                                  | I <sub>PSYS</sub>                            |                                                                                |                         | 0    |      | 160   | μA    |
| PSYS System Gain                                     | A <sub>PSYS</sub>                            | V <sub>PSYS</sub> /(PIN +PBAT), PSYS_RATIO                                     | O = 1                   |      | 1    |       | µA/W  |
|                                                      |                                              | Adapter only with system power PSYS_RATIO = 1, T <sub>J</sub> = -40°C          |                         | -5.8 |      | 7     |       |
| PSYS Gain Accuracy                                   | Vpsys_acc                                    | Battery-only with system powe PSYS_RATIO = 1, $T_J = -40^{\circ}C$             |                         | -6.6 |      | 6.2   | %     |
| PSYS Clamp Voltage                                   | $V_{PSYS\_CLAMP}$                            |                                                                                |                         | 3    |      | 3.3   | V     |
| Comparator                                           |                                              |                                                                                |                         |      |      |       |       |
| VBUS Under-Voltage Lockout Co                        | mparator                                     |                                                                                |                         |      |      |       |       |
| VBUS Under-Voltage Rising<br>Threshold               | V <sub>VBUS_UVLOZ</sub>                      | VBUS rising                                                                    |                         | 2.35 | 2.55 | 2.75  | V     |
| VBUS Under-Voltage Falling<br>Threshold              | $V_{\text{VBUS}\_\text{UVLO}}$               | VBUS falling                                                                   |                         | 2.21 | 2.39 | 2.57  | V     |
| VBUS Under-Voltage Hysteresis                        | V <sub>VBUS_UVLO_HYST</sub>                  |                                                                                |                         |      | 160  |       | mV    |
| VBUS Converter Enable Rising<br>Threshold            | V <sub>VBUS_CONVEN</sub>                     | VBUS rising                                                                    |                         | 3.3  | 3.58 | 3.9   | V     |
| VBUS Converter Enable Falling<br>Threshold           | V <sub>VBUS_CONVENZ</sub>                    | VBUS falling                                                                   |                         | 2.9  | 3.2  | 3.5   | V     |
| VBUS Converter Enable<br>Hysteresis                  | VVBUS_CONVEN_HYST                            |                                                                                |                         |      | 380  |       | mV    |
| Battery Under-Voltage Lockout C                      | omparator                                    |                                                                                |                         |      |      |       |       |
| VBAT Under-Voltage Rising<br>Threshold               | V <sub>VBAT_UVLOZ</sub>                      | $V_{\mbox{\tiny SRN}}$ rising, measured on $V_{\mbox{\tiny SYS}}$              |                         | 2.36 | 2.56 | 2.76  | V     |
| VBAT Under-Voltage Falling<br>Threshold              | V <sub>VBAT_UVLO</sub>                       | $V_{\mbox{\scriptsize SRN}}$ falling, measured on $V_{\mbox{\scriptsize SYS}}$ |                         | 2.2  | 2.4  | 2.6   | V     |
| VBAT Under-Voltage Hysteresis                        | V <sub>VBAT_UVLO_HYST</sub>                  |                                                                                |                         |      | 160  |       | mV    |
| VBAT OTG Enable Rising<br>Threshold                  | V <sub>VBAT_OTGEN</sub>                      | V <sub>SRN</sub> rising                                                        |                         | 3.43 | 3.58 | 3.73  | V     |
| VBAT OTG Enable Falling<br>Threshold                 | V <sub>VBAT_OTGENZ</sub>                     | V <sub>SRN</sub> falling                                                       |                         | 2.2  | 2.35 | 2.5   | V     |
| VBAT OTG Enable Hysteresis                           | $V_{VBAT_OTGEN_HYST}$                        |                                                                                |                         |      | 1230 |       | mV    |
| VBUS Under-Voltage Comparator                        | · (OTG Mode)                                 |                                                                                |                         |      |      |       |       |
| VBUS Under-Voltage Falling<br>Threshold              | V <sub>VBUS_OTG_UV</sub>                     | As percentage of OTGVoltage                                                    | register                |      | 85   |       | %     |
| VBUS Time Under-Voltage<br>Deglitch                  | t <sub>vbus_otg_uv</sub>                     |                                                                                |                         |      | 7    |       | ms    |
| VBUS Over-Voltage Comparator (                       | (OTG Mode)                                   |                                                                                |                         |      |      |       |       |
| VBUS Over-Voltage Rising<br>Threshold                | V <sub>VBUS_OTG_OV</sub>                     | As percentage of OTGVoltage register                                           |                         |      | 110  |       | %     |
| VBUS Time Over-Voltage Deglitch                      | t <sub>vbus_otg_ov</sub>                     |                                                                                |                         |      | 10   |       | ms    |
| Pre-Charge to Fast Charge Trans                      | ition                                        | •                                                                              |                         |      |      |       |       |
| LDO Mode to Fast Charge Mode                         | VBAT_SYSMIN_RISE                             | As percentage of                                                               | $V_{\text{SRN}}$ rising | 97.4 | 100  | 102.4 | %     |
| Threshold                                            | $V_{\text{BAT}\_\text{SYSMIN}\_\text{FALL}}$ | MinSystemVoltage register V <sub>SRN</sub> falling                             |                         |      | 97.5 |       | ,,,   |
| Fast Charge Mode to LDO Mode<br>Threshold Hysteresis | VBAT_SYSMIN_HYST                             | As percentage of MinSystemVoltage register                                     |                         |      | 2.5  |       | %     |



# **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                                                            | SYMBOL                           | CONDITIONS                                     |                  | MIN   | TYP   | MAX   | UNITS |
|----------------------------------------------------------------------|----------------------------------|------------------------------------------------|------------------|-------|-------|-------|-------|
| Battery LOWV Comparator (Pre-Cha                                     | rge to Fast Ch                   | arge Threshold for 1-Cell)                     |                  |       |       |       |       |
| BATLOWV Falling Threshold                                            | $V_{\text{BATLV}_{\text{FALL}}}$ | 1-cell                                         |                  |       | 2.78  |       | V     |
| BATLOWV Rising Threshold                                             | V <sub>BATLV_RISE</sub>          |                                                |                  |       | 3     |       | V     |
| BATLOWV Hysteresis                                                   | V <sub>BATLV_HYST</sub>          |                                                |                  |       | 220   |       | mV    |
| Input Over-Voltage Comparator (AC                                    | OV)                              |                                                |                  |       | 1     | 1     |       |
| VBUS Over-Voltage Rising Threshold                                   | V <sub>ACOV_RISE</sub>           | VBUS rising                                    |                  | 25.2  | 25.7  | 26.3  | V     |
| VBUS Over-Voltage Falling Threshold                                  | $V_{ACOV\_FALL}$                 | VBUS falling                                   |                  | 22.7  | 23.8  | 25    | V     |
| VBUS Over-Voltage Hysteresis                                         | V <sub>ACOV_HYST</sub>           |                                                |                  |       | 1.9   |       | V     |
| VBUS Deglitch Over-Voltage Rising                                    | t <sub>ACOV_RISE_DEG</sub>       | VBUS converter rising to stop of               | converter        |       | 100   |       | μs    |
| VBUS Deglitch Over-Voltage Falling                                   | $t_{ACOV_FALL_DEG}$              | VBUS converter falling to start                | converter        |       | 1     |       | ms    |
| Input Over-Current Comparator (AC                                    | OC)                              |                                                |                  |       |       |       |       |
| ACP to ACN Rising Threshold,<br>w.r.t. ILIM2 in ILIM2_VTH[4:0] Bits  | V <sub>ACOC</sub>                | Voltage across input sense res<br>ACOC_VTH = 1 | istor rising,    | 1.8   | 2     | 2.2   |       |
| Measure between ACP and ACN                                          | VACOC_FLOOR                      | Set IDPM to minimum                            |                  | 45    | 50    | 56    | mV    |
| Measure between ACP and ACN                                          | V <sub>ACOC_CEILING</sub>        | Set IDPM to maximum                            |                  | 173   | 180   | 186   | mV    |
| Rising Deglitch Time                                                 | $t_{ACOC\_DEG\_RISE}$            | Deglitch time to trigger ACOC                  |                  |       | 250   |       | μs    |
| Relax Time                                                           | t <sub>ACOC_RELAX</sub>          | Relax time before converter sta                | arts again       |       | 250   |       | ms    |
| System Over-Voltage Comparator (S                                    | YSOVP)                           |                                                |                  |       |       |       |       |
| System Over-Voltage Rising<br>Threshold to Turn Off Converter        |                                  | 1-cell                                         |                  | 4.82  | 4.98  | 5.15  |       |
|                                                                      | $V_{\text{SYSOVP}\_\text{RISE}}$ | 2-cell                                         |                  | 11.7  | 11.93 | 12.2  | V     |
|                                                                      |                                  | 3-cell, 4-cell                                 |                  | 19    | 19.35 | 20    |       |
|                                                                      |                                  | 1-cell                                         |                  |       | 4.76  |       |       |
| System Over-Voltage Falling<br>Threshold                             | V <sub>SYSOVP_FALL</sub>         | 2-cell                                         |                  | 11.4  |       | V     |       |
|                                                                      |                                  | 3-cell, 4-cell                                 |                  |       | 18.8  |       |       |
| Discharge Current when SYSOVP<br>Stop Switching is Triggered         | I <sub>SYSOVP</sub>              | On VSYS pin                                    |                  |       | 18    |       | mA    |
| BAT Over-Voltage Comparator (BAT                                     | OVP)                             | 1                                              |                  |       |       |       |       |
|                                                                      |                                  | As percentage of V <sub>BAT_REG</sub>          | 1-cell, 4.2V     | 102.4 | 105.3 | 108.3 |       |
| Over-Voltage Rising Threshold                                        | V <sub>BATOVP_RISE</sub>         | in MaxChargeVoltage register                   | 2-cell to 4-cell | 102.8 | 104   | 106.3 | %     |
|                                                                      |                                  | As percentage of V <sub>BAT_REG</sub>          | 1-cell           | 98.8  | 101.8 | 104.9 |       |
| Over-Voltage Falling Threshold                                       | VBATOVP_FALL                     | in MaxChargeVoltage register                   | 2-cell to 4-cell | 100.2 | 102   | 103.5 | %     |
|                                                                      |                                  | As percentage of V <sub>BAT REG</sub>          | 1-cell           |       | 3.5   |       |       |
| Over-Voltage Hysteresis                                              | V <sub>BATOVP_HYST</sub>         | in MaxChargeVoltage register                   | 2-cell to 4-cell |       | 3     |       | - %   |
| Discharge Current during BATOVP                                      | I <sub>BATOVP</sub>              | On VSYS pin                                    |                  |       | 18    |       | mA    |
| Over-Voltage Rising Deglitch to<br>Turn Off BATDRV to Disable Charge | t <sub>BATOVP_RISE</sub>         |                                                |                  |       | 20    |       | ms    |
| Converter Over-Current Comparator                                    | · (Q2)                           |                                                |                  |       |       |       |       |
|                                                                      | N                                | Q2_OCP = 1                                     |                  |       | 150   |       |       |
| Converter Over-Current Limit                                         | V <sub>OCP_limit_Q2</sub>        | <br>Q2_OCP = 0                                 |                  |       | 225   |       | mV    |
|                                                                      | V <sub>OCP_limit_SYS</sub>       | Q2_OCP = 1                                     |                  |       | 45    |       |       |
| System Short or SRN < 2.4V                                           | SHORT_Q2                         | <br>Q2_OCP = 0                                 |                  |       | 65    |       | mV    |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(T_J = -40^{\circ}C \text{ to } +125^{\circ}C, \text{ typical values are measured at } T_J = +25^{\circ}C, \text{ unless otherwise noted.})$ 

| PARAMETER                                                                                    | SYMBOL                           | CONDITIONS                                | MIN   | TYP  | MAX   | UNITS    |
|----------------------------------------------------------------------------------------------|----------------------------------|-------------------------------------------|-------|------|-------|----------|
| Converter Over-Current Comparator (AC                                                        | X)                               |                                           |       |      |       |          |
|                                                                                              |                                  | ACX_OCP = 1                               |       | 150  |       |          |
| Converter Over-Current Limit                                                                 | $V_{OCP\_limit\_ACX}$            | ACX_OCP = 0                               |       | 280  |       | - mV     |
|                                                                                              | V <sub>OCP_limit_SYS</sub>       | ACX_OCP = 1                               |       | 90   |       |          |
| System Short or SRN < 2.4V                                                                   | SHORT_ACX                        | ACX_OCP = 0                               |       | 150  |       | mV       |
| Thermal Shutdown Comparator                                                                  |                                  |                                           |       |      |       |          |
| Thermal Shutdown Rising Temperature                                                          | T <sub>SHUT_RISE</sub>           | Temperature increasing                    |       | 155  |       | °C       |
| Thermal Shutdown Falling Temperature                                                         | T <sub>SHUT_FALL</sub>           | Temperature reducing                      |       | 135  |       | °C       |
| Thermal Shutdown Hysteresis                                                                  | T <sub>SHUT_HYS</sub>            |                                           |       | 20   |       | °C       |
| Thermal Deglitch Shutdown Rising                                                             | T <sub>SHUT_RDEG</sub>           |                                           |       | 100  |       | μs       |
| Thermal Deglitch Shutdown Falling                                                            | T <sub>SHUT_FHYS</sub>           |                                           |       | 12   |       | ms       |
| VSYS PROCHOT Comparator                                                                      |                                  |                                           |       |      |       |          |
|                                                                                              |                                  | VSYS_TH1[3:0] = 0111, 2-cell to 4-cell    |       | 6.52 |       |          |
| VSYS_TH1 Comparator Falling Threshold                                                        | V <sub>SYS_TH1</sub>             | VSYS_TH1[3:0] = 0100, 1-cell              |       | 3.55 |       | V        |
|                                                                                              |                                  | VSYS_TH2[1:0] = 10, 2-cell to 4-cell      |       | 6.43 |       | <u> </u> |
| VSYS_TH2 Comparator Falling Threshold                                                        | V <sub>SYS_TH2</sub> VS          | VSYS_TH2[1:0] = 10, 1-cell                |       | 3.46 |       | V        |
| V <sub>SYS</sub> Falling Deglitch for Throttling                                             | t <sub>SYS PRO falling DEG</sub> |                                           |       | 4    |       | μs       |
| ICRIT PROCHOT Comparator                                                                     | 0_                               |                                           |       |      | 1     |          |
| Input Current Rising Threshold for<br>Throttling as 10% above ILIM2<br>(ILIM2_VTH[4:0] Bits) | V <sub>ICRIT_PRO</sub>           | Only when ILIM2 setting is higher than 2A | 104.5 | 110  | 117.5 | %        |
| INOM PROCHOT Comparator                                                                      |                                  |                                           | •     |      | •     | 4        |
| INOM Rising Threshold as 10% above IIN<br>(IIN_HOST Register)                                | V <sub>INOM_PRO</sub>            |                                           | 104.5 | 110  | 116.5 | %        |
| IDCHG PROCHOT Comparator                                                                     |                                  |                                           |       |      |       |          |
| IDCHG Threshold for Throttling for<br>IDSCHG of 6A                                           | VIDCHG_PRO                       | IDCHG_VTH[5:0] = 001100                   | 95.7  | 6144 | 104   | mA<br>%  |
| Independent Comparator                                                                       |                                  |                                           | 55.7  |      | 104   | 70       |
|                                                                                              |                                  | CMP REF = 1, CMPIN falling                | 1.17  | 1.19 | 1.23  |          |
| Independent Comparator Threshold                                                             | $V_{\text{INDEP}_{CMP}}$         | $CMP_REF = 0, CMPIN falling$              | 2.25  | 2.28 | 2.33  | V        |
| Independent Comparator Hysteresis                                                            | VINDEP_CMP_HYS                   | $CMP_RDI = 0, CMPIN falling$              | 2.20  | 110  | 2.00  | mV       |
| Power MOSFET Driver                                                                          | VINDEP_CMP_HYS                   |                                           |       | 110  |       | IIIV     |
| PWM Oscillator and Ramp                                                                      |                                  |                                           |       |      |       |          |
|                                                                                              |                                  |                                           | 1000  | 1000 | 1000  | 1        |
| PWM Switching Frequency                                                                      | f <sub>sw</sub>                  | PWM_FREQ = 0                              | 1020  | 1200 | 1320  | kHz      |
| RATEET Gato Driver (PATOR)/                                                                  |                                  | PWM_FREQ = 1                              | 710   | 800  | 910   |          |
| BATFET Gate Driver (BATDRV)                                                                  |                                  |                                           | 0.0   | 40 7 | 40.0  |          |
| Gate Drive Voltage on BATFET Drain-Source Voltage on BATFET during                           | VBATDRV_ON                       |                                           | 9.2   | 10.7 | 12.2  | V        |
| Ideal Diode Operation                                                                        | VBATDRV_DIODE                    |                                           |       | 30   |       | mV       |
| Measured by Sourcing 10µA Current to BATDRV                                                  | R <sub>BATDRV_ON</sub>           |                                           | 1.9   | 4.1  | 6.4   | kΩ       |
| Measured by Sinking 10µA Current from BATDRV                                                 | R <sub>BATDRV_OFF</sub>          |                                           |       | 1.3  | 2     | kΩ       |

## **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                                                 | SYMBOL                     | CONDITIONS                                                                     | MIN | TYP  | MAX | UNITS |
|-----------------------------------------------------------|----------------------------|--------------------------------------------------------------------------------|-----|------|-----|-------|
| PWM High-side Driver (HIDRV Q1)                           |                            |                                                                                |     |      |     |       |
| High-side Driver (HSD) Turn-On<br>Resistance              | R <sub>DS_HI_ON_Q1</sub>   | V <sub>BTST1</sub> - V <sub>SW1</sub> = 5V                                     |     | 5    |     | Ω     |
| High-side Driver Turn-Off Resistance                      | R <sub>DS_HI_OFF_Q1</sub>  | V <sub>BTST1</sub> - V <sub>SW1</sub> = 5V                                     |     | 1.1  | 2   | Ω     |
| Bootstrap Refresh Comparator Falling<br>Threshold Voltage | V <sub>BTST1_REFRESH</sub> | $V_{\text{BTST1}}$ - $V_{\text{SW1}}$ when low-side refresh pulse is requested | 2.7 | 3.2  | 3.7 | V     |
| PWM High-side Driver (HIDRV Q4)                           |                            |                                                                                |     |      |     |       |
| High-side Driver (HSD) Turn-On<br>Resistance              | $R_{DS_{HI_{ON_{Q4}}}}$    | $V_{BTST2}$ - $V_{SW2}$ = 5V                                                   |     | 4.85 |     | Ω     |
| High-side Driver Turn-Off Resistance                      | $R_{DS_{HI_{OFF}_{Q4}}}$   | V <sub>BTST2</sub> - V <sub>SW2</sub> = 5V                                     |     | 1.2  | 2.1 | Ω     |
| Bootstrap Refresh Comparator Falling<br>Threshold Voltage | V <sub>BTST2_REFRESH</sub> | $V_{\text{BTST2}}$ - $V_{\text{SW2}}$ when low-side refresh pulse is requested | 2.7 | 3.2  | 3.7 | V     |
| PWM Low-side Driver (LODRV Q2)                            |                            |                                                                                |     |      |     |       |
| Low-side Driver (LSD) Turn-On<br>Resistance               | R <sub>DS_LO_ON_Q2</sub>   | V <sub>BTST1</sub> - V <sub>SW1</sub> = 5.5V                                   |     | 4.6  |     | Ω     |
| Low-side Driver Turn-Off Resistance                       | $R_{DS\_LO\_OFF\_Q2}$      | V <sub>BTST1</sub> - V <sub>SW1</sub> = 5.5V                                   |     | 1.3  | 2.3 | Ω     |
| PWM Low-side Driver (LODRV Q3)                            |                            |                                                                                |     |      |     |       |
| Low-side Driver (LSD) Turn-On<br>Resistance               | Rds_lo_on_q3               | V <sub>BTST2</sub> - V <sub>SW2</sub> = 5.5V                                   |     | 5.1  |     | Ω     |
| Low-side Driver Turn-Off Resistance                       | $R_{DS\_LO\_OFF\_Q3}$      | $V_{BTST2}$ - $V_{SW2}$ = 5.5V                                                 |     | 1.25 | 2.2 | Ω     |
| Internal Soft-Start during Charge Ena                     | able                       |                                                                                |     |      |     |       |
| Soft-Start Step Size                                      | SSSTEP_DAC                 |                                                                                |     | 64   |     | mA    |
| Soft-Start Step Time                                      | t <sub>ssstep_dac</sub>    |                                                                                |     | 10   |     | μs    |
| Integrated BTST Diode (D1)                                |                            |                                                                                |     |      |     |       |
| Forward Bias Voltage                                      | V <sub>F_D1</sub>          | $I_F = 20$ mA at +25°C, lodrv1 turn on                                         |     | 0.05 |     | V     |
| Reverse Breakdown Voltage                                 | V <sub>R_D1</sub>          | I <sub>R</sub> = 2μA at +25°C                                                  |     |      | 20  | V     |
| Integrated BTST Diode (D2)                                |                            |                                                                                |     |      |     |       |
| Forward Bias Voltage                                      | $V_{F_D2}$                 | $I_F = 20$ mA at +25°C, lodrv2 turn on                                         |     | 0.05 |     | V     |
| Reverse Breakdown Voltage                                 | V <sub>R_D2</sub>          | I <sub>R</sub> = 2μA at +25°C                                                  |     |      | 20  | V     |
| Interface                                                 |                            | · · · ·                                                                        |     |      |     |       |
| Logic Input (SDA, SCL, OTG/VAP)                           |                            |                                                                                |     |      |     |       |
| Input Low Threshold                                       | V <sub>IN_LO</sub>         | l <sup>2</sup> C                                                               |     |      | 0.4 | V     |
| Input High Threshold                                      | V <sub>IN_HI</sub>         | l <sup>2</sup> C                                                               | 1.4 |      |     | V     |
| Logic Output Open-Drain (SDA, CHR                         | G_OK, CMPOUT, I            | PROCHOT)                                                                       |     | •    | •   |       |
| Output Saturation Voltage                                 | V <sub>OUT_LO</sub>        | 5mA drain current                                                              |     |      | 0.2 | V     |
| Leakage Current                                           | I <sub>OUT LEAK</sub>      | Connected to 7V                                                                | -1  |      | 1   | μA    |



## **ELECTRICAL CHARACTERISTICS (continued)**

(T<sub>J</sub> = -40°C to +125°C, typical values are measured at T<sub>J</sub> = +25°C, unless otherwise noted.)

| PARAMETER                      | SYMBOL                          | CONDITIONS            | MIN  | TYP | MAX | UNITS |
|--------------------------------|---------------------------------|-----------------------|------|-----|-----|-------|
| Analog Input (ILIM_HIZ)        |                                 |                       |      |     |     |       |
| Voltage to Get out of HIZ Mode | V <sub>HIZ_HIGH</sub>           | ILIM_HIZ pin rising   | 0.83 |     |     | V     |
| Voltage to Enable HIZ Mode     | $V_{HIZ\_LOW}$                  | ILIM_HIZ pin falling  |      |     | 0.6 | V     |
| Analog Input (CELL_BATPRESZ)   |                                 |                       |      |     |     |       |
| 4-Cell Configuration           | V <sub>CELL_4S</sub>            | As percentage of REGN | 76   | 80  |     | %     |
| 3-Cell Configuration           | V <sub>CELL_3S</sub>            | As percentage of REGN | 56   | 60  | 74  | %     |
| 2-Cell Configuration           | V <sub>CELL_2S</sub>            | As percentage of REGN | 41   | 45  | 54  | %     |
| 1-Cell Configuration           | V <sub>CELL_1S</sub>            | As percentage of REGN | 19.5 | 30  | 39  | %     |
| Battery is Present             | V <sub>CELL_BATPRESZ_RISE</sub> | CELL_BATPRESZ rising  | 19   |     |     | %     |
| Battery is Removed             | V <sub>CELL_BATPRESZ_FALL</sub> | CELL_BATPRESZ falling |      |     | 15  | %     |

## TIMING REQUIREMENTS

| PARAMETER                                                            | SYMBOL               | CONDITIONS          | MIN | TYP | MAX | UNITS |
|----------------------------------------------------------------------|----------------------|---------------------|-----|-----|-----|-------|
| I <sup>2</sup> C Timing Characteristics                              |                      |                     |     |     | •   |       |
| SCLK/SDATA Rise Time                                                 | t <sub>R</sub>       |                     |     |     | 300 | ns    |
| SCLK/SDATA Fall Time                                                 | t <sub>F</sub>       |                     |     |     | 300 | ns    |
| SCLK Pulse Width High                                                | t <sub>W(H)</sub>    |                     | 0.6 |     | 50  | μs    |
| SCLK Pulse Width Low                                                 | t <sub>W(L)</sub>    |                     | 1.3 |     |     | μs    |
| Setup Time for START Condition                                       | $t_{SU(STA)}$        |                     | 0.6 |     |     | μs    |
| START Condition Hold Time after which First Clock Pulse is Generated | $t_{H(STA)}$         |                     | 0.6 |     |     | μs    |
| Data Setup Time                                                      | $t_{\text{SU(DAT)}}$ |                     | 100 |     |     | ns    |
| Data Hold Time                                                       | t <sub>H(DAT)</sub>  |                     | 300 |     |     | ns    |
| Setup Time for STOP Condition                                        | $t_{SU(STOP)}$       |                     | 0.6 |     |     | μs    |
| Bus Free Time between START and STOP Condition                       | t <sub>BUF</sub>     |                     | 1.3 |     |     | μs    |
| Clock Frequency                                                      | f <sub>SCL</sub>     |                     | 10  |     | 400 | kHz   |
| Host Communication Failure                                           |                      |                     |     |     |     |       |
| I <sup>2</sup> C Bus Release Timeout <sup>(1)</sup>                  | t <sub>TIMEOUT</sub> |                     | 25  |     | 35  | ms    |
|                                                                      |                      | WDTMR_ADJ[1:0] = 01 | 4.0 | 4.8 | 5.5 |       |
| Watchdog Timeout Period                                              | t <sub>WDI</sub>     | WDTMR_ADJ[1:0] = 10 | 66  | 77  | 84  | s     |
|                                                                      |                      | WDTMR_ADJ[1:0] = 11 | 132 | 153 | 167 |       |

NOTE:

1. A transfer will be timed out for participating devices when any clock low period exceeds the minimum  $t_{TIMEOUT}$  (25ms). The communication must be reset within the maximum  $t_{TIMEOUT}$  (35ms) if a timeout condition is detected. Both the master and slave must take action within the maximum  $t_{TIMEOUT}$  which has incorporated the master cumulative stretch limit (10ms) and slave cumulative stretch limit (25ms).



## I<sup>2</sup>C NVDC Buck-Boost Charge Controller for 1- to 4-Cell Battery

## **TYPICAL PERFORMANCE CHARACTERISTICS**



SG Micro Corp

# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**



5

6

# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**



# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**



System Regulation in Buck Mode









System Regulation in Buck-Boost Mode





SG Micro Corp

# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**













Time (500µs/div)



# **TYPICAL APPLICATION CIRCUIT**



Figure 2. Typical Application Circuit



## I<sup>2</sup>C NVDC Buck-Boost Charge Controller for 1- to 4-Cell Battery

## FUNCTIONAL BLOCK DIAGRAM



Figure 3. Block Diagram

## **DETAILED DESCRIPTION**

### Overview

The SGM41573 is a charger controller with narrow voltage DC Buck-Boost topology that is suitable for portable applications such as notebooks, tablets and other mobile devices with rechargeable batteries. This device offers high light load efficiency, fast response and it can automatically convert among Buck, Buck-Boost, and Boost operation modes.

A variety of source types, including traditional AC/DC adapters, USB PD and legacy USB ports with 3.58V to 24V voltage range can power the device for charging 1-cell to 4-cell batteries. When there is no adapter, the USB On-The-Go (OTG) function can be enabled to generate adjustable 3V to 20.56V on the USB port with 8mV resolution from a 1-cell to 4-cell batteries. The slew rate of the output voltage transitions in OTG can be configured (by OTG current setting) to comply with the USB PD 3.0 PPS specifications.

When there is only battery and no load connected to the USB OTG port,  $V_{MIN}$  Active Protection (VAP) feature is provided to avoid system voltage drops when the load connected to system has rapid changes between light load and heavy load. When the system load is not heavy, the input decoupling capacitors of  $V_{VBUS}$  are charged to store energy. During a system power spike, the capacitors are discharged through Buck-Boost converter to keep the system voltage above minimum voltage, because the battery impedance causes the significant system voltage drops during the system load steps. This feature is strongly recommended by Intel for 1-cell or 2-cell battery to smooth the power peaks and improve the system.

The DPM (dynamic power management) feature is provided to avoid the input overload by limiting the input power. With DPM, when the system power increases, the charging current is reduced to keep the input current below the adapter rating. Changing to the supplement mode may be required if the charge current is decreased and reached to zero, but the input is still overloaded. In this case, the charger reduces the system voltage below the battery voltage to allow operation in the supplement mode and provides a portion of system power demand from the battery through the BATFET.

The PSYS function is provided to comply with Intel IMVP8/IMVP9, in which the total input power from the adapter and the battery is monitored. Moreover, the device provides an independent input current buffer (IADPT) and a battery current buffer (IBAT) with the accurate amplifiers.

The input current, charge current and charge voltage registers can be controlled by  $I^2C$  with high resolution and high accuracy regulation limits. The nPROCHOT timing and threshold profile is also set by  $I^2C$  to match the system requirements.

### Power-Up from Battery without DC Source

If the battery is the only source and  $V_{BAT} > V_{VBAT_UVLOZ}$ , it will be connected to the system by turning the BATFET on. By default, the charger starts in low power mode (EN\_LWPWR bit = 1) with the lowest quiescent current and keeps the LDO off. The host can change charger operation to the performance mode (EN\_LWPWR bit = 0). In this mode, the host can enable IBAT buffer (to monitor discharge current), the PSYS (to monitor total system power), nPROCHOT and the independent comparator through I<sup>2</sup>C. The REGN (LDO) is kept on in the performance mode to provide an accurate reference for other functions.

# $V_{\text{MIN}}$ Active Protection (VAP) when Battery-Only Mode

In the V<sub>MIN</sub> Active Protection (VAP) mode, the VBUS decoupling capacitors are charged to their highest possible voltages (e.g. 20V) by the Buck-Boost converter from the battery. For a system with 2S1P or 1S2P battery configuration, the peak system power may reach 100W if the SoC and system power spike at the same time. Such coincidence is normally rare, but is still possible. At this time, the energy stored in the input decoupling capacitors will be able to supplement the battery through Buck-Boost converter to avoid system voltage drops. With the VAP mode, the higher peak power levels can be set to the SoC to provide much better turbo performance.

The following steps must be followed to enter VAP operation:

1. VBAT should not cause a SYSOVP trip that stops converter switching.

2. VAP output voltage is set by OTGVoltage and OTG\_RANGE\_LOW registers. If OTG\_RANGE\_LOW bit = 0, a 1.28V offset is added to the  $V_{OTG}$  from digital DAC to achieve the higher ranges from 4.28V to 20.56V. If OTG\_RANGE\_LOW bit = 1, no offset is added and the  $V_{OTG}$  from digital DAC is from 3V to 19.28V.

 Set the VBUS charge current limit in OTGCurrent register.
 Set the system voltage regulation point in MinSystemVoltage register. The VSYS\_MIN loop regulates VSYS at this point when the input capacitors supplement the battery.



# **DETAILED DESCRIPTION (continued)**

5. Set the PROCHOT\_VSYS\_TH1 threshold for triggering the VAP discharging VBUS in VSYS\_TH1[3:0] register.
6. Set the PROCHOT\_VSYS\_TH2 threshold to send an nPROCHOT active low signal in VSYS\_TH2[1:0] register.

7. Enable VAP by setting  $OTG_VAP_MODE$  bit = 0 and pulling the OTG/VAP pin high.

To terminate the VAP mode, either set the OTG\_VAP\_MODE bit = 1 or pull the OTG/VAP pin low. With any regular charger fault, the VAP mode is automatically terminated by resetting OTG\_VAP\_MODE bit = 1.

## Power-Up from DC Source

After connecting a DC source, the input voltage is checked before turning on the LDO and bias circuits. The input current limit is also set before starting converters.

The power-up sequence from a DC source is:

- 1. 50ms after  $V_{VBUS}$  exceeds  $V_{VBUS\_CONVEN},$  the 5.6V LDO is enabled and CHRG\_OK is pulled high.
- 2. Poor source detection.
- 3. Input voltage and current limits are set.

4. Battery cell configuration (by reading the CELL\_BATPRESZ pin voltage).

5. The converter powers up.

## CHRG\_OK Indicator

The CHRG\_OK is an open-drain, active high output, which indicates the normal charger operation. It is activated when the following conditions are met:

- V<sub>VBUS</sub> > V<sub>VBUS\_CONVEN</sub>.
- V<sub>VBUS</sub> < V<sub>ACOV</sub>.

• There is no SYS short latch off, SYSOVP, BATOC, ACOC, force latch off, and thermal shutdown.

### Setting the Input Voltage and Current Limit

After CHRG\_OK is asserted, the default input current limit (3.25A) is set in IIN\_HOST register. The actual limit is the lower of IIN\_HOST register and the ILIM\_HIZ pin settings.

The VBUS measurement is enabled just before enabling the converter (VBUS without any load). The VINDPM threshold is VBUS (without any load on the converter) minus 1.28V (in default). The VINDPM threshold is the input voltage level at which the dynamic power management begins to reduce the charge current to avoid further system voltage drop and gives priority to system load rather than charging.

The charger can be powered up with the proper input current and voltage limits settings. The host can always change these limits after powering up to match with the input source type.

#### **Battery Cell Configuration**

A resistor divider between REGN and GND and tapped to CELL\_BATPRESZ should be used to define the battery configuration for the charger. The bias voltage on the CELL\_BATPRESZ pin is measured by the device to detect the battery configuration after the VDDA LDO is activated. See Table 1 for the cell configuration voltage thresholds and the other affected settings.

#### **Device HIZ State**

If the voltage of the ILIM\_HIZ pin falls below 0.6V or if EN\_HIZ bit is set to 1, the charger will enter the HIZ mode which operates in the low quiescent current mode. And the system is powered from battery even when the input source is present. During this mode, the LDO of REGN is enabled.

| Cell Count | Pin Voltage<br>(With Respect to VDDA) | Battery Voltage<br>(MaxChargeVoltage Register) | SYSOVP |
|------------|---------------------------------------|------------------------------------------------|--------|
| 4-Cell     | 75%                                   | 16.8V                                          | 19.4V  |
| 3-Cell     | 55%                                   | 12.6V                                          | 19.4V  |
| 2-Cell     | 40%                                   | 8.4V                                           | 12V    |
| 1-Cell     | 18.2%                                 | 4.2V                                           | 5V     |

#### Table 1. Battery Cell Configuration



## Input Current Optimizer (ICO)

The device provides the input current optimizer (ICO) to identify the maximum power point of the input adapter source. To avoid overloading the input adapter source and staying in VINDPM, the ICO algorithm identifies the maximum input current limit of the adapter and updates this input current limit to IIN\_DPM register.

The ICO function is disabled by default, and it can be enabled by the host through setting EN\_ICO\_MODE bit = 1. When the ICO routine is successfully executed, the ICO\_DONE bit = 1 notifies ICO done.

When the ICO algorithm is enabled, it runs to dynamically and continuously adjust the input current limit. The operation of ICO algorithm depends on the battery voltage as following:

Case 1: When  $V_{BAT} < V_{SYSMIN}$ , the device starts ICO algorithm with an initial value that equals to the  $I_{INDPM}$ . Where the  $I_{INDPM}$  is the maximum input current limit determined by the host.

Case 2: When  $V_{BAT} > V_{SYSMIN}$ , the device starts ICO algorithm with an initial value of min (500mA, IIN\_HOST).

During the optimization, if VINDPM is triggered, the ICO algorithm decreases the input current limit to avoid input source overloading. When the maximum input current limit is detected, the IIN\_DPM register reflects the optimal maximum input current limit which does not trigger VINDPM, the ICO\_DONE bit = 1 indicates the maximum input current detected.

In above case 1, if both VINDPM and IINDPM are not triggered, the IIN\_DPM register keeps the initial value and the ICO\_DONE bit = 0 indicates that the ICO optimization is in process. If the load becomes heavy, the VINDPM is still not triggered, but IINDPM is triggered, and the ICO algorithm is also completed. The IIN\_DPM register remains the initial value unchanged, and the ICO\_DONE bit = 1 indicates the maximum input current detected.

In above case 2, if the VINDPM is not triggered and the converter is under light load condition, the IIN\_DPM register gives a little higher input current limit than the actual input current. The ICO\_DONE bit = 0 indicates that the ICO optimization is in process. If the load becomes heavy, the ICO algorithm automatically runs to set new IIN\_DPM register value.

After the ICO algorithm completes, the host changes the IIN\_HOST register or InputVoltage register to force the ICO algorithm to run again.

## USB On-The-Go (OTG)

The SGM41573 supports USB OTG operation and can power other portable devices connected to the USB port from the battery. The OTG output voltage and current limit are set in OTGVoltage register and OTGCurrent register. The OTG mode can be enabled if the following conditions are met:

• VBAT should not cause a SYSOVP trip that stops converter switching.

• OTG output voltage is set by OTGVoltage and OTG\_RANGE\_LOW registers. If OTG\_RANGE\_LOW bit = 0, a 1.28V offset is added to the  $V_{OTG}$  from digital DAC to achieve the higher ranges from 4.28V to 20.56V. If OTG\_RANGE\_LOW bit = 1, no offset is added and the  $V_{OTG}$  from digital DAC is from 3V to 19.28V.

• OTG output current is set in OTGCurrent register.

• OTG/VAP pin is high, EN\_OTG bit = 1 and OTG\_VAP\_MODE bit = 1.

• V<sub>VBUS</sub> < V<sub>VBUS\_CONVEN</sub>.

• 10ms after having all above conditions valid, the converter starts to generate OTG output from the battery and VBUS ramps up to the target voltage. The CHRG\_OK pin goes high only if OTG\_ON\_CHRGOK bit = 1.

## **Converter Operation Modes**

A synchronous Buck-Boost converter with the external N-channel MOSFET switches is used by this device such that it can charge batteries from a standard 5V or a higher voltage source. It can operate in Buck, Boost or Buck-Boost mode depending on the input/output voltage conditions. The Buck-Boost covers all voltage conditions with smooth transitions between them and continues the operation.

|  | Table 2. MOSFET ( | Operation |
|--|-------------------|-----------|
|--|-------------------|-----------|

| Mode | Buck      | Buck-Boost | Boost     |
|------|-----------|------------|-----------|
| Q1   | Switching | Switching  | On        |
| Q2   | Switching | Switching  | Off       |
| Q3   | Off       | Switching  | Switching |
| Q4   | On        | Switching  | Switching |



#### Inductance Detection through IADPT Pin

Before powering up the converter, the charger can be informed about the inductance value (L) using an external resistor connected to the IADPT pin. The recommended resistor values for 1µH, 2.2µH and 3.3µH inductances are 93k $\Omega$ , 137k $\Omega$  and 169k $\Omega$ , respectively, refer to Table 3. A ±3% or better chip resistor can be used for inductance identification.

| Table 3. | Inductor | Detection | through | IADPT | Resistor |
|----------|----------|-----------|---------|-------|----------|
| 14010 01 | maaotoi  |           | un oagn |       |          |

| Inductor in Use | Resistor on IADPT Pin |
|-----------------|-----------------------|
| 1µH             | 93kΩ                  |
| 2.2µH           | 137kΩ                 |
| 3.3µH           | 169kΩ                 |

#### **Continuous Conduction Mode (CCM)**

When the system load or charging current is large enough, the inductor current ripples are always above zero which is defined as CCM. Taking Buck operation as an example, a new switching cycle is started by turning on the high-side switch (HS) each time, and the internal ramp comes up from a pre-biased offset. The HS will turn off and low-side switch (LS) turns on when the ramp exceeds the error amplifier output. When the ramp resets, the LS turns off and a new cycle will begin. A short dead time in which both MOSFETs are off is considered using break-before-make logic to avoid shoot-through during transition. During the dead time, the LS body-diode conducts the inductor current. The LS is turned on when the HS turns off. This keeps the losses low and provides safe charging at high currents.

#### **Pulse Skip Mode**

For better light-load efficiency, the converter operates with PSM (pulse skip mode) at light loads. In PSM, the effective switching frequency is reduced as the load decreases. The lowest PSM frequency can be limited to 25kHz by setting the OOA (out-of-audio frequency) bit (EN\_OOA bit = 1). The OOA feature is enabled by default.

#### Current and Power Monitor High-Accuracy Current Sense Amplifier (IADPT and IBAT)

Accurate current sense amplifiers (CSA) for monitoring the IADPT (input current in forward charging, or the output current during OTG) and IBAT (the battery charge or discharge current) are provided as an industry standard feature. IADPT voltage is 20 or 40 times the ACP to ACN differential voltage, and IBAT voltage is 8 or 16 times the SRP to SRN differential voltage (charging and discharging gains

are selectable separately). And if the input or battery voltage is below UVLO level, IADPT output will not be valid.

In summary:

- $V_{IADPT}$  = 20 or 40 × ( $V_{ACP}$   $V_{ACN}$ ) in the forward mode.
- $V_{IADPT}$  = 20 or 40 × ( $V_{ACN}$   $V_{ACP}$ ) in the reverse OTG mode.
- + V\_{IBAT} = 8 or 16 × (V\_{SRP} V\_{SRN}) in the forward mode when EN\_ICHG\_IDCHG bit = 1

•  $V_{IBAT}$  = 8 or 16 × ( $V_{SRN}$  -  $V_{SRP}$ ) in the supplement mode, or the reverse OTG mode when EN\_ICHG\_IDCHG bit = 0.

It is recommended that a small decoupling capacitor (100pF MAX) be connected to these outputs to absorb high frequency noise. An additional RC filter can be used carefully if needed. Pay attention that the filter will increase the response delay.

### High-Accuracy Power Sense Amplifier (PSYS)

The total system power can also be monitored by the device. In the forward mode, the input adapter powers the system, and in the reverse OTG mode, the battery powers the system and the VBUS output. The PSYS pin output current is proportional to the total system power. The K<sub>PSYS</sub>, which is the ratio of the PSYS pin output current to the total system power, can be set in PSYS\_RATIO register and its default value is 1 $\mu$ A/W. A resistor connects this output to GND to convert the current to an output voltage. The input and battery current sense resistor values (R<sub>AC</sub> and R<sub>SR</sub>) are defined for the PSYS calculation in RSNS\_RAC register and RSNS\_RSR register. Use Equation 1 to calculate the PSYS voltage. When the adapter is connected and the device is in forward charging,  $I_{IN} > 0$  and  $I_{BAT} < 0$ . During battery discharge  $I_{BAT} > 0$ :

$$V_{PSYS} = R_{PSYS} \times K_{PSYS} (V_{ACP} \times I_{IN} + V_{BAT} \times I_{BAT})$$
(1)

And during OTG mode, there are two selectable modes in PSYS\_OTG\_IDCHG register. When PSYS\_OTG\_IDCHG = 0 (default), the PSYS reports the battery discharge power minus OTG output power (for Equation 1, in OTG mode,  $I_{IN} < 0$  and  $I_{BAT} > 0$ ). When PSYS\_OTG\_IDCHG = 1, the PSYS reports the battery discharge power only.

 $R_{AC}$  and  $R_{SR}$  values should be  $10m\Omega$  or  $20m\Omega$  for proper PSYS function.

The PSYS function is disabled by default to minimize the quiescent current. Set  $EN_PSYS$  bit = 1 to enable this function.



## Input Source Dynamic Power Manage

For DPM operation, please refer to the **Input Current and Input Voltage Registers for Dynamic Power Management** section.

# Two-Level Adapter Current Limit (Peak Power Mode)

An adapter is generally able to provide higher than its rated DC current in a few milliseconds to tens of milliseconds. This overloading capability is used by charger through two-level input current limit (also called peak power mode) to minimize battery usage when the CPU goes in turbo mode. The peak power mode can be enabled in EN\_PKPWR\_IDPM register and EN\_PKPWR\_VSYS register. The main current limit ( $I_{LIM1}$ ) is set equal to the adapter current limit, read from IIN\_DPM register. And the overload limit ( $I_{LIM2}$ ) is set as ratio of  $I_{LIM1}$  in ILIM2\_VTH[4:0] register.

As shown in Figure 4, a peak power cycle starts when an input current surge/battery discharge is detected by the charger due to a load transient (adapter and battery supply the system together), or by detecting a system voltage drop below 96% V<sub>SYSMIN</sub>. The charger first applies I<sub>LIM2</sub> limit for a period of T<sub>OVLD</sub> (set in PKPWR\_TOVLD\_DEG[1:0] register) and then applies I<sub>LIM1</sub> for up to T<sub>MAX</sub> - T<sub>OVLD</sub> time (T<sub>MAX</sub> is set in PKPWR\_TMAX[1:0] register). A new peak power cycle will repeat if the overload continues after T<sub>MAX</sub>. If the T<sub>OVLD</sub> = T<sub>MAX</sub>, the peak power mode will be always on.

## **Processor Hot Indication**

In turbo mode, the peak system power may exceed total power available from adapter and battery. Typical indicators of such overload are system voltage drops or reaching the adapter or battery (discharge) maximum currents. These events are observed by the processor hot function in the device that sends an nPROCHOT pulse to CPU, asking for load reduction. The monitored events are:

1.  $I_{CRIT}$ : Adapter peak current reaches 110% of  $I_{LIM2}$ .

2.  $I_{\text{NOM}}$ : Adapter average current reaches 110% of input current limit ( $I_{\text{LIM1}}$ ).

3. I<sub>DCHG</sub>: Battery discharge current reaches its programmed nPROCHOT threshold value. (I<sub>DCHG</sub> > I<sub>DCHG\_VTH</sub> with  $t_{IDCHG_DEG}$  deglitch).

4.  $V_{SYS}$ : System voltage on VSYS reaches its programmed nPROCHOT threshold value. ( $V_{SYS} < V_{SYS_TH2}$  when EN\_CON\_VAP bit = 0 or  $V_{VBUS} < V_{VBUS_CONVENZ}$  when EN\_CON\_VAP bit = 1).

5. Adapter removal: Upon adapter removal that results in CHRG\_OK pin to go low when  $V_{VBUS} < V_{VBUS CONVENZ}$ .

6. Battery removal: Upon battery removal that results in CELL\_BATPRESZ pin to go low.

7. CMPOUT: Independent comparator output (CMPOUT pin) goes from high to low.

8. VDPM: VBUS falls below 80% or 90% (by PROCHOT\_ VDPM\_80\_90 register) or 100% (LOWER\_PROCHOT\_ VDPM register) of the VINDPM threshold.

9. EXIT\_VAP: The charger exits VAP mode.



Figure 4. Two-Level Adapter Current Limit Timing Diagram

SG Micro Corp

## **DETAILED DESCRIPTION (continued)**

The thresholds for the I<sub>DCHG</sub>, I<sub>CRIT</sub>, V<sub>SYS</sub>, VDPM events, and the deglitch times of the I<sub>DCHG</sub>, I<sub>CRIT</sub>, I<sub>NOM</sub> or CMPOUT events are I<sup>2</sup>C programmable. Triggering by each event is individually enabled or disabled in ProchotOption1[7:0] bits (I<sup>2</sup>C address = 0x38) except for the PROCHOT\_EXIT\_VAP which is always enabled. If any enabled event is triggered, a low pulse with minimum width programmable in PROCHOT\_WIDTH[1:0] bits is generated on nPROCHOT. If the event is still active at the end of the pulse, nPROCHOT will still be low until the event is cleared.

By enabling nPROCHOT pulse extension mode (set EN\_PROCHOT\_EXT bit = 1), the nPROCHOT output remains low until the host writes a 0 to PROCHOT\_CLEAR bit even if the triggering event is already cleared. For the STAT\_VDPM and STAT\_EXIT\_VAP events trigged, the nPROCHOT output will be low until the host writes STAT\_VDPM or STAT\_EXIT\_VAP to clear the event, independent of EN\_PROCHOT\_EXT bit.

#### nPROCHOT during Low Power Mode

The device provides a low power nPROCHOT function with very low quiescent current consumption if the device is in low power mode ( $EN_LWPWR$  bit = 1). In this mode, the independent comparator is used for system voltage monitoring, and sends an nPROCHOT signal to CPU if an overload condition occurs. The independent comparator

threshold is always 1.2V. The register settings needed to enable nPROCHOT system voltage monitoring in low power mode are as follows:

- EN\_LWPWR bit = 1 (enable charger low power mode).
- ProchotOption1[7:0] bits (I<sup>2</sup>C address = 0x38) = 0x40.
- ChargeOption1[6:4] bits  $(I^2C \text{ address} = 0x30) = 0b100.$
- Independent comparator threshold is always 1.2V.

• When EN\_PROCHOT\_LPWR bit = 1, the charger can monitor the system voltage by connecting CMPIN pin to a voltage proportional to system. The nPROCHOT will be pulled from high to low when CMPIN voltage (which is proportional to system voltage) falls below 1.2V to indicate an overload condition occurs.

#### **nPROCHOT Status**

The event that has triggered nPROCHOT sets the corresponding bit in ProchotStatus[7:0] bits ( $l^2C$  address = 0x22) and STAT\_EXIT\_VAP bit. This status bit (except STAT\_VDPM and STAT\_EXIT\_VAP bits) can be reset to 0 if it is not active anymore after being read by the host. The STAT\_VDPM and STAT\_EXIT\_VAP bits can be reset to 0 after the host writes the corresponding bit to 0.

If an nPROCHOT event occurs while another event is active, both status bits will be 1. The nPROCHOT pulse will be extended if one of the events is still active after the normal nPROCHOT pulse width.



Figure 5. nPROCHOT Low Power Mode Implementation

### Device Protection Watchdog Timer

An internal watchdog timer can terminate the charging if in a 153s window (selectable in WDTMR\_ADJ[1:0] bits), a write to MaxChargeVoltage register or ChargeCurrent register does not occur. Except ChargeCurrent register, which is reset to zero and suspends battery charging, the other registers are not changed after watchdog timeout. Therefore, within each watchdog cycle, at least one write to MaxChargeVoltage register or ChargeCurrent register is necessary to reset watchdog timer and continue (or resume) charging if the values are valid. The watchdog timer can be disabled by writing 00 to WDTMR\_ADJ[1:0] bits.

#### Input Over-Voltage Protection (ACOV)

The device has a fixed input over-voltage threshold (the input is conventionally called AC adapter). If  $V_{VBUS}$  exceeds ACOV threshold, it is considered as adapter over-voltage. An ACOV event disables the converter and pulls the CHRG\_OK low. BATFET will turn on while  $V_{SYS}$  drops below  $V_{BAT}$ . When  $V_{VBUS}$  returns below ACOV (adapter back to normal voltage), the CHRG\_OK will be released to go high again and the converter automatically resumes if the other enable conditions are valid.

#### Input Over-Current Protection (ACOC)

If the input current exceeds the ACOC threshold, the converter stops switching. It will retry switching after 250ms. The ACOC is set by  $I_{LIM2\_VTH}$  (ILIM2\_VTH[4:0] bits) multiplied by 1.33 or 2 (ACOC\_VTH register).

## System Over-Voltage Protection (SYSOVP)

After the converter starts, the CELL\_BATPRESZ pin is read to set the MaxChargeVoltage register. It also sets the SYSOVP threshold to 5V (1-cell battery), or 12V (2-cell battery) or 19.4V (3-cell or 4-cell battery). Before the host writes to MaxChargeVoltage register, the battery configuration is set by CELL pin voltage. If a system over-voltage occurs, the converter will be latched off and SYSOVP\_STAT = 1. The latch off can be cleared to restart the converter by writing 0 to this bit or by adapter remove-reconnect.

### **Battery Over-Voltage Protection (BATOVP)**

A battery over-voltage may occur by inserting a wrong battery or due to removal of the battery during charge. Battery over-voltage threshold is 104% (2-4 cells battery) of the regulation voltage (MaxChargeVoltage register). In case of a BATOVP, the Buck-Boost stops switching and the VSYS pin starts to sink current until V<sub>BAT</sub> falls below 102% of the regulation voltage (MaxChargeVoltage register).

#### **Battery Short**

If  $V_{\text{BAT}}$  drops below  $V_{\text{SYSMIN}}$  voltage during charging, the maximum current will be limited to 384mA.

### System Short Hiccup Mode

The system voltage (V<sub>SYS</sub>) is constantly monitored and if it falls below 2.4V, it enters SYS short with maximum IINDPM = 500mA. And after a 2ms deglitch time, the charger shuts down for 500ms and then restarts for 10ms. If the V<sub>SYS</sub> is still below 2.4V, the shutdown will repeat. This hiccup mode will continue until the restarts fail 7 times in 90 second and the charger will latch off if the short is still present. The Fault SYS\_SHORT bit will be set to 1 to indicate system short fault. The charger can be re-enabled only by writing 0 to Fault SYS\_SHORT bit. The charger system short hiccup mode can be disabled by writing SYS\_SHORT\_DISABLE bit = 1.

## Battery Discharge Over-Current (BATOC)

The battery discharging current ( $I_{BAT}$ ) is constantly monitored, and if  $I_{BAT} > I_{BAT_OC}$ , the BATOC is triggered. After BATOC, the Buck-Boost stops switching and the Fault BATOC bit will be set to 1 to indicate the battery over-current.

During OTG/VAP, whether it exits OTG/VAP after BATOC automatically is described as follows:

1. If it is in OTG mode and  $V_{BAT} > V_{SYSMIN}$ , OTG doesn't exit, and the BUS\_UVP function (refer to BUS UVP in OTG/VAP mode) is disabled. When  $I_{BAT} < I_{BAT_OC}$ , it resumes switching, and BUS\_UVP function is enabled again.

2. Otherwise, it exits OTG (by setting EN\_OTG bit to 0) or VAP (by setting OTG\_VAP\_MODE = 1) automatically.

The threshold of BATOC is set in BATOC\_VTH register as ratio of IDCHG\_VTH[5:0] and the minimum value of BATOC is 10A. The BATOC function can be disabled by writing EN\_BATOC bit = 0.



# Bus Over-Voltage Protection (BUS OVP) in OTG/VAP Mode

During OTG/VAP, when  $V_{VBUS} > 110\%$  OTGVoltage register, the BUS OVP is triggered. In case of a BUS OVP, the Buck-Boost stops switching and the VBUS pin starts to sink current. Fault\_OTG\_OVP bit = 1 indicates BUS over-voltage fault. In OTG mode, if VBUS OV exceeds 10ms, it exits OTG (by setting EN\_OTG bit to 0) automatically.

# Bus Under-Voltage Protection (BUS UVP) in OTG/VAP Mode

During OTG/VAP, OTG output current is limited in OTGCurrent register, when the BUS load is heavier than the current limit,  $V_{VBUS}$  voltage decreases. When  $V_{VBUS} < 85\%$  OTGVoltage register, OTG BUS UVP is triggered. Fault\_OTG\_UVP bit = 1 indicates BUS under-voltage fault. For OTG mode, if the BUS UV condition lasts for 7ms deglitch (for OTG startup, the BUS UVP deglitch time is 400ms), it exits OTG (by setting EN\_OTG bit to 0) automatically. For VAP mode, during VBUS charging, if  $V_{VBUS} < 2.4V$  for 7ms, it exits VAP (by setting OTG\_VAP\_MODE bit = 1) automatically.

#### **Thermal Shutdown (TSHUT)**

The device uses a TQFN package with low thermal impedance and excellent junction to ambient thermal conduction. If the junction temperature  $(T_J)$  exceeds +155°C, the converter will shut down. The device resumes its normal operation (with soft-start) when  $T_J$  returns below +135°C.

### Device Functional Modes Forward Mode

When a qualified input source is connected to VBUS, the device is in the forward mode, regulates the system output and charges the battery.

# System Voltage Regulation with Narrow VDC Architecture

The SGM41573 is an NVDC charger and uses the external P-type BATFET transistor to separate the system bus and battery. Using BATFET, the V<sub>SYS</sub> can be regulated above the minimum system voltage (V<sub>SYSMIN</sub> is set in MinSystemVoltage register) even if the battery is fully depleted. If V<sub>BAT</sub> is below V<sub>SYSMIN</sub>, the BATFET will operate in linear mode (LDO mode) and as V<sub>BAT</sub> rises, it gradually goes to full-ON state when V<sub>BAT</sub> reaches V<sub>SYSMIN</sub>. The BATFET is fully ON in charge and supplement modes so V<sub>BAT</sub> ≈ V<sub>SYS</sub> (the difference is only the V<sub>DS</sub> of the BATFET). Normally, the V<sub>SYS</sub> is regulated to 160mV + V<sub>BAT</sub> when BATFET is off (not in charging or supplement modes).

Refer to the **System Voltage Regulation** section for more details about system voltage regulation and how it is programmed.

#### **Battery Charging Control**

The device can charge 1-cell to 4-cell batteries with constant current (CC) and constant voltage (CV) modes. The CELL\_BATPREZ pin voltage setting is read to set the default battery voltage (4.2V/cell) in MaxChargeVoltage register. Depending on the battery capacity, the host should program proper charge current in ChargeCurrent register. If the battery is fully charged or if it is not in proper charge condition, the host can terminate the charge by setting CHRG\_INHIBIT bit = 1 or clearing ChargeCurrent register.

### **USB On-The-Go**

The USB OTG function is supported, and the device can send power from the battery to another portable device connected to the USB port (reverse mode). The OTG mode voltage is USB PD compliant and includes 5V, 9V, 15V, and 20V outputs. The output current is also USB type-C compliant and includes 500mA, 1.5A, 3A and 5A currents. Similar to the forward mode, in the OTG mode, the converter can also switches from PWM to pulse skip mode at light loads for efficiency improvement.

#### Pass Through Mode (PTM)

In the pass through mode, the upper switches of the Buck-Boost are on, and the lower ones are off, connecting the system directly to the source through the upper switches. This mode is used in light load or when the system is in the sleep mode to minimize losses. The switching and inductor core losses are avoided in PTM mode.

The following settings are needed to transfer charger to PTM from normal Buck-Boost operation:

- Set EN\_EXTILIM bit = 0, to disable the EN\_EXTILIM.
- Set PTM\_PINSEL bit = 1.
- Set EN\_PTM bit = 1.
- Ground ILIM\_HIZ pin.

To leave PTM mode, set EN\_PTM bit = 0 or pull ILIM\_HIZ high.

The device exits PTM automatically if any of conditions below is triggered:

- 1. ACOC
- 2. TSHUT
- 3. BATOC
- 4. BATOV
- 5. VINDPM



## Programming

 $I^2C$  Write-Word or Read-Word charger protocol commands are supported by SGM41573. The charger can be identified by the ManufacturerID and DeviceID. The ManufacturerID always returns 0x07. And the  $I^2C$  address is 6BH.

#### I<sup>2</sup>C Serial Interface and Data Communication

Standard  $I^2C$  interface is used to program SGM41573 parameters and get status reports.  $I^2C$  is well known 2-wire serial communication interface that can connect one (or more) master device(s) to some slave devices for two-way communication. The bus lines are named serial data (SDA) and serial clock (SCL). The device that initiates a data transfer is a master. A master generates the SCL signal. Slave devices have unique addresses to identify. A master is typically a micro controller or a digital signal processor.

The SGM41573 operates as a slave device that address is 0x6B (6BH). It has forty-five 8-bit registers, numbered from REG0x00 to REG0x3C.

#### **Physical Layer**

The standard I<sup>2</sup>C interface of SGM41573 supports standard mode and fast mode communication speeds. The frequency of stand mode is up to 100kbits/s, while the fast mode is up to 400kbits/s. Bus lines are pulled high by weak current source or pull-up resistors and are in logic high state with no clocking when the bus is free. The SDA pin is open-drain.

## I<sup>2</sup>C Data Communication START and STOP Conditions

A transaction is started by taking control of the bus by master if the bus is free. The transaction is terminated by releasing the bus when the data transfer job is done as shown in Figure 6. All transactions begin by master which applies a START condition on the bus lines to take over the bus and exchange data. At the end, the master terminates the transaction by applying one (or more) STOP condition. START condition is generated by master when SCL is high and a high to low transition on the SDA. Similarly, a STOP is defined when SCL is high and SDA goes from low to high. START and STOP are always generated by a master. After a START and before a STOP the bus is considered to be busy.



Figure 6. I<sup>2</sup>C Bus in START and STOP Conditions

#### **Data Bit Transmission and Validity**

The data bit (high or low) must remain stable during clock HIGH period. The state of SDA only can change when SCL is LOW. For each data bit transmission, one clock pulse is generated by master. Bit transfer in  $I^2C$  is shown in Figure 7.



Figure 7. I<sup>2</sup>C Bus Bit Transfer

#### **Byte Format**

Data is transmitted in 8-bit packets (one byte at a time). The number of bytes in one transaction is not limited. In each packet, the 8 bits are sent successively with the Most Significant Bit (MSB) first. An acknowledge (or not-acknowledge) bit must come after the 8 data bits. This bit informs the transmitter whether the receiver is ready to proceed for the next byte or not. If the slave is busy and cannot transfer another byte of data, it can hold the SCL line low and keep the master in a wait state (called clock stretching). When the slave is ready for another byte of data, it releases the clock line and data transfer can continue with clocks generated by master. Figure 8 shows the byte transfer process with I<sup>2</sup>C interface.



Figure 8. Byte Transfer Process



# Acknowledge (ACK) and Not Acknowledge (NCK)

After transmission of each byte by transmitter, an acknowledge bit is replied by the receiver as the ninth bit. With the acknowledge bit, the receiver informs the transmitter that the byte is received, and another byte is expected or can be sent (ACK) or it is not expected (NCK = not ACK). Clock (SCL) is always generated by master, including the acknowledge clock pulse, no matter who is acting as transmitter or receiver. SDA line is released for receiver control during the acknowledge clock pulse. And the receiver can pull the SDA line low as ACK (reply a 0 bit) or let it be high as NCK during the SCL high pulse. After that, the master can either apply a STOP (P) condition to end the transaction or send a new START (S) condition to start a new transfer (called repeated start). For example, when master wants to read a register in slave, one start is needed to send the slave address and register address, and then, without a STOP condition, another start is sent by master to initiate the receiving transaction from slave. Master then sends the STOP condition and releases the bus.

## **Data Direction Bit and Addressing Slaves**

The first byte sent by master after the START is always the target slave address (7 bits) and the eighth data-direction bit

(R/W). R/W bit is 0 for a WRITE transaction and 1 for READ (when master is asking for data). Data direction is the same for all next bytes of the transaction. To reverse it, a new START or repeated START condition must be sent by master (STOP will end the transaction). Usually the second byte is a WRITE sending the register address that is supposed to be an access in the next byte(s). The data transfer transaction is shown in Figure 9.

**WRITE:** If the master wants to write in the register, the third byte can be written directly as shown in Figure 10 for a single write data transfer. After receiving the ACK, master may issue a STOP condition to end the transaction or send the next register data, which will be written to the next address in a slave as multi-write. A STOP is needed after sending the last data.

**READ:** If the master wants to read a single register (Figure 11), it sends a new START condition along with device address with R/W bit = 1. After ACK is received, master reads the SDA line to receive the content of the register. Master replies with NCK to inform slave that no more data is needed (single read) or it can send an ACK to request for sending the next register content (multi-read). This can continue until an NCK is sent by master. A STOP must be sent by master in any case to end the transaction.



Figure 9. Data Transfer Transaction

# I<sup>2</sup>C NVDC Buck-Boost Charge Controller for 1- to 4-Cell Battery













# Data Transactions with Multi-Read or Multi-Write

Multi-read and multi-write are supported by SGM41573, as explained in Figure 12 and Figure 13. In the multi-write, every new data byte sent by master is written to the next register of the device. A STOP is sent whenever master is done with writing into device registers. In a multi-read transaction, after receiving the first register data (its address is already written to the slave), the master replies with an ACK to ask the slave for sending the next register data. This can continue as much as it is needed by master. Master sends back an NCK after the last received byte and issues a STOP condition.





Figure 12. A Multi-Write Transaction



## I<sup>2</sup>C NVDC Buck-Boost Charge Controller for 1- to 4-Cell Battery



Figure 13. A Multi-Read Transaction



### Write 2-Byte I<sup>2</sup>C Commands

There are some  $I^2C$  commands combine two 8-bit registers together to form a complete value. These commands include:

- ChargeCurrent()
- MaxChargeVoltage()
- IIN\_DPM()
- OTGVoltage()
- InputVoltage()

The host must write the LSB command first and then the MSB command. If the MSB is written first or if the other command (not the MSB) is written after LSB command, this command is ignored. After the LSB command is written, the MSB command must be written within the watchdog time. Otherwise, this command is ignored. Both bytes will be updated simultaneously when the LSB and MSB bytes are properly written.



# **REGISTER ADDRESS MAPPING**

Slave Device Address: 0x6B (0b110 1011 + W/R).

#### Table 4. Command Register Summary

| I <sup>2</sup> C Address<br>(MSB/LSB) | Register Name             | Description                                                        | Туре | Links     |
|---------------------------------------|---------------------------|--------------------------------------------------------------------|------|-----------|
| 0x01/00                               | ChargeOption0 Register    | Charge Option and Function Enable/Disable                          | R/W  | Go        |
| 0x03/02                               | ChargeCurrent Register    | Charge Current Setting                                             | R/W  | <u>Go</u> |
| 0x05/04                               | MaxChargeVoltage Register | Charge Voltage Setting                                             | R/W  | <u>Go</u> |
| 0x31/30                               | ChargeOption1 Register    | Charge Option 1                                                    | R/W  | <u>Go</u> |
| 0x33/32                               | ChargeOption2 Register    | Charge Option 2                                                    | R/W  | <u>Go</u> |
| 0x35/34                               | ChargeOption3 Register    | Charge Option 3                                                    | R/W  | <u>Go</u> |
| 0x37/36                               | ProchotOption0 Register   | PROCHOT Option 0                                                   | R/W  | <u>Go</u> |
| 0x39/38                               | ProchotOption1 Register   | PROCHOT Option 1                                                   | R/W  | <u>Go</u> |
| 0x3B/3A                               | ADCOption Register        | ADC Option                                                         | R/W  | <u>Go</u> |
| 0x21/20                               | ChargerStatus Register    | Charger Status                                                     | R    | <u>Go</u> |
| 0x23/22                               | ProchotStatus Register    | Prochot Status                                                     | R    | <u>Go</u> |
| 0x25/24                               | IIN_DPM Register          | Actual Input Current Limit Programmed by IIN_HOST or ICO Algorithm | R    | <u>Go</u> |
| 0x27/26                               | ADCVBUS/PSYS Register     | Digital Output of Input Voltage and System Power                   | R    | <u>Go</u> |
| 0x29/28                               | ADCIBAT Register          | Digital Output of Battery Charge/Discharge Current                 | R    | <u>Go</u> |
| 0x2B/2A                               | ADCIINCMPIN Register      | Digital Output of Input Current and CMPIN Voltage                  | R    | Go        |
| 0x2D/2C                               | ADCVSYSVBAT Register      | Digital Output of System and Battery Voltage                       | R    | <u>Go</u> |
| 0x07/06                               | OTGVoltage Register       | OTG Voltage Setting                                                | R/W  | <u>Go</u> |
| 0x09/08                               | OTGCurrent Register       | OTG Output Current Setting                                         | R/W  | Go        |
| 0x0B/0A                               | InputVoltage Register     | Input Voltage Setting                                              | R/W  | <u>Go</u> |
| 0x0D/0C                               | MinSystemVoltage Register | Minimum System Voltage Setting                                     | R/W  | <u>Go</u> |
| 0x0F/0E                               | IIN_HOST Register         | Input Current Limit Set by Host                                    | R/W  | <u>Go</u> |
| 0x2E                                  | ManufactureID Register    | Manufacture ID - 0x07                                              | R    | <u>Go</u> |
| 0x2F                                  | DeviceID Register         | Device ID                                                          | R    | <u>Go</u> |
| 0x3C                                  | ChargeOption4 Register    | Charge Option 4                                                    | R/W  | Go        |



# **REGISTER AND DATA**

Bit Types:

| R/W:  | Read/Write bit(s)                    |
|-------|--------------------------------------|
| R:    | Read only bit(s)                     |
| RC:   | Bit(s) cleared to 0 by being read    |
| PORV: | Power-On Reset Value                 |
| n:    | Parameter code formed by the bits as |

Parameter code formed by the bits as an unsigned binary number.

# Setting Charge and nPROCHOT Options

# ChargeOption0 Register (I<sup>2</sup>C Address = 0x01/00) [Reset = 0xE70E]

#### Table 5. ChargeOption0 Register Details ( $l^2C$ Address = 0x01)

| BITS   | BIT NAME          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | PORV | TYPE |
|--------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| D[7]   | EN_LWPWR          | Low Power Mode Enable<br>0 = Disable low power mode. With battery-only, the current/power monitor buffer,<br>nPROCHOT, and comparator follow register setting<br>1 = Enable low power mode. With battery-only, the device enters low power mode for<br>lowest quiescent current. The LDO of REGN is turned off. IBAT function, PSYS function<br>and ADC are disabled. Independent comparator and nPROCHOT refer to <b>nPROCHOT</b><br><b>during Low Power Mode</b> section (default)                                                                                                                                                                                      | 1    | R/W  |
| D[6:5] | WDTMR_ADJ[1:0]    | Watchdog Timer Adjust<br>00 = Disable watchdog timer<br>01 = 5s<br>10 = 77s<br>11 = 153s (default)<br>Set maximum delay between consecutive I <sup>2</sup> C write of charge voltage or charge current<br>command.<br>If a write on the MaxChargeVoltage register or the ChargeCurrent register is not done<br>within the watchdog period, the watchdog timer expires, and the charger will be<br>suspended (the ChargeCurrent register resets to 0mA).<br>The watchdog timer that is time out will be reset with the first write to ChargeCurrent<br>register, MaxChargeVoltage register or WDTMR_ADJ[1:0]. The charger will resume if<br>the proper values are written. | 11   | R/W  |
| D[4]   | IDPM_AUTO_DISABLE | IDPM Auto Disable<br>0 = Disable the IDPM auto disable function. CELL_BATPRESZ going low will not disable<br>IDPM (default)<br>1 = Enable the IDPM auto disable function. CELL_BATPRESZ going low will disable<br>IDPM<br>If CELL_BATPRESZ pin is low, the IDPM function will be disabled automatically by<br>setting EN_IDPM bit = 0. The IDPM function can be enabled later by writing EN_IDPM<br>bit = 1.                                                                                                                                                                                                                                                              | 0    | R/W  |
| D[3]   | OTG_ON_CHRGOK     | Add OTG to CHRG_OK<br>0 = Disable (default)<br>1 = Enable<br>In OTG mode, drive CHRG_OK to high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0    | R/W  |
| D[2]   | EN_OOA            | Out-of-Audio Enable<br>0 = No lower limit for PSM burst frequency<br>1 = Limit PSM burst frequency to above 25kHz for avoiding audio noise (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1    | R/W  |
| D[1]   | PWM_FREQ          | Switching Frequency Selection Bit (Choose Based on the Inductor Value)<br>0 = 1200kHz<br>1 = 800kHz (default)<br>800kHz is recommended for 2.2µH or 3.3µH, and 1.2MHz for 1µH.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1    | R/W  |
| D[0]   | LOW_PTM_RIPPLE    | Reduce the Input Voltage and Current Ripple in PTM Mode<br>0 = Disable<br>1 = Enable (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1    | R/W  |

## Table 6. ChargeOption0 Register Details (I<sup>2</sup>C Address = 0x00)

| BITS | BIT NAME          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PORV | TYPE |
|------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| D[7] | Reserved          | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0    | R/W  |
| D[6] | SYS_SHORT_DISABLE | Disable the Hiccup during System Short<br>0 = Enable hiccup (default)<br>1 = Disabled hiccup                                                                                                                                                                                                                                                                                                                                                                                               | 0    | R/W  |
| D[5] | EN_LEARN          | In LEARN mode, the battery is allowed to discharge while the adapter is present.<br>Over a complete discharge/charge cycle, the battery gauge is calibrated. When<br>$V_{BAT}$ falls below the battery depletion threshold, the power supply of the system<br>needs to be switched from battery to the input adapter by the host.<br>The device exits LEARN mode and this bit is reset to 0 when CELL_BATPRESZ<br>pin is low.<br>0 = Disable LEARN mode (default)<br>1 = Enable LEARN mode | 0    | R/W  |
| D[4] | IADPT_GAIN        | IADPT Amplifier Gain Ratio Selection Bit<br>0 = 20× (default)<br>1 = 40×<br>The ratio of IADPT voltage to the sense voltage across ACP and ACN.                                                                                                                                                                                                                                                                                                                                            | 0    | R/W  |
| D[3] | IBAT_GAIN         | IBAT Amplifier Gain Ratio Selection Bit<br>0 = 8×<br>1 = 16× (default)<br>The ratio of IBAT voltage to the sense voltage across SRP and SRN.                                                                                                                                                                                                                                                                                                                                               | 1    | R/W  |
| D[2] | EN_LDO            | LDO Mode Enable<br>0 = Disable LDO mode. BATFET is fully on and charge current follows the<br>ChargeCurrent register setting even when battery voltage is below the<br>programmed minimum system voltage setting in MinSystemVoltage register<br>1 = Enable LDO mode. BATFET is in LDO mode and pre-charge current follows<br>the ChargeCurrent register setting and is clamped below 384mA (2-cell to 4-cell).<br>The system is regulated at the minimum system voltage (default)         | 1    | R/W  |
| D[1] | EN_IDPM           | IDPM Enable<br>0 = Disable IDPM<br>1 = Enable IDPM (default)                                                                                                                                                                                                                                                                                                                                                                                                                               | 1    | R/W  |
| D[0] | CHRG_INHIBIT      | Charge Inhibit<br>0 = Enable charge (default)<br>1 = Inhibit charge<br>The device starts charging battery depending on the valid charge current and<br>charge voltage programmed in registers if this bit is 0.                                                                                                                                                                                                                                                                            | 0    | R/W  |



# ChargeOption1 Register (I<sup>2</sup>C Address = 0x31/30) [Reset = 0x0211]

#### Table 7. ChargeOption1 Register Details (I<sup>2</sup>C Address = 0x31)

| BITS | BIT NAME        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                             | PORV | TYPE |
|------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| D[7] | EN_IBAT         | IBAT Output Buffer Enable<br>0 = Disable IBAT buffer to minimize $I_{Q}$ (default)<br>1 = Enable IBAT buffer<br>IBAT buffer is disabled even this bit is 1 if EN_LWPWR bit = 1.                                                                                                                                                                         | 0    | R/W  |
| D[6] | Reserved        | Reserved.                                                                                                                                                                                                                                                                                                                                               | 0    | R/W  |
| D[5] | EN_PROCHOT_LPWR | Enable nPROCHOT during Battery-Only Low Power Mode<br>0 = Disable low power nPROCHOT (default)<br>1 = Enable VSYS monitor low power nPROCHOT<br>With battery-only, enable VSYS monitor in nPROCHOT with low power<br>consumption, refer to <b>nPROCHOT during Low Power Mode</b> section. When<br>adapter is present, this function should be disabled. | 0    | R/W  |
| D[4] | EN_PSYS         | PSYS Sense Circuit and Output Buffer Enable<br>0 = Disable PSYS buffer to minimize $I_{Q}$ (default)<br>1 = Enable PSYS buffer<br>PSYS sense circuit and output buffer are disabled even this bit is 1 if<br>EN_LWPWR bit = 1.                                                                                                                          | 0    | R/W  |
| D[3] | RSNS_RAC        | Input Sense Resistor $R_{AC}$<br>0 = 10m $\Omega$ (default)<br>1 = 20m $\Omega$                                                                                                                                                                                                                                                                         | 0    | R/W  |
| D[2] | RSNS_RSR        | Charge Sense Resistor $R_{SR}$<br>0 = 10m $\Omega$ (default)<br>1 = 20m $\Omega$                                                                                                                                                                                                                                                                        | 0    | R/W  |
| D[1] | PSYS_RATIO      | PSYS Gain Ratio<br>0 = 0.25μA/W<br>1 = 1μA/W (default)<br>The ratio of PSYS output current to the total power of input and battery.                                                                                                                                                                                                                     | 1    | R/W  |
| D[0] | PTM_PINSEL      | ILIM_HIZ Pin Function Selection Bit<br>0 = Enter HIZ mode when pull ILIM_HIZ pin to low (default)<br>1 = Enter PTM mode when pull ILIM_HIZ pin to low                                                                                                                                                                                                   | 0    | R/W  |



| BITS   | BIT NAME       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PORV | TYPE |
|--------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| D[7]   | CMP_REF        | Internal Reference Voltage of Independent Comparator<br>0 = 2.3V (default)<br>1 = 1.2V                                                                                                                                                                                                                                                                                                                                                                                  | 0    | R/W  |
| D[6]   | CMP_POL        | Output Polarity of Independent Comparator<br>0 = Negative. CMPOUT is low when CMPIN is above internal reference threshold<br>(internal hysteresis) (default)<br>1 = Positive. CMPOUT is low when CMPIN is below internal reference threshold<br>(external hysteresis)                                                                                                                                                                                                   | 0    | R/W  |
| D[5:4] | CMP_DEG[1:0]   | Deglitch Time of Independent Comparator<br>00 = Disable the independent comparator<br>01 = Enable independent comparator with 1µs output deglitch time (default)<br>10 = Enable independent comparator with 2ms output deglitch time<br>11 = Enable independent comparator with 5s output deglitch time<br>Only applied to the CMPOUT falling edge (HIGH → LOW).                                                                                                        | 01   | R/W  |
| D[3]   | FORCE_LATCHOFF | Force Power Path Off<br>0 = Disable this function (default)<br>1 = Enable this function<br>When independent comparator is enabled and triggered, Q1 and Q4 are turned off,<br>system is disconnected from the input source, and CHRG_OK signal goes to low. The<br>user must unplug the adapter to clear the LATCHOFF condition to enable the converter<br>again.                                                                                                       | 0    | R/W  |
| D[2]   | EN_PTM         | PTM Enable<br>0 = Disable PTM (default)<br>1 = Enable PTM                                                                                                                                                                                                                                                                                                                                                                                                               | 0    | R/W  |
| D[1]   | EN_SHIP_DCHG   | Discharge Battery for Shipping Mode<br>0 = Disable shipping mode (default)<br>1 = Enable shipping mode<br>When set to 1, discharge battery with 20mA discharge current in 140ms. After the<br>140ms period, this bit is reset to 0.                                                                                                                                                                                                                                     | 0    | R/W  |
| D[0]   | AUTO_WAKEUP_EN | Auto Wakeup Enable<br>0 = Disable<br>1 = Enable (default)<br>When set to 1, if battery voltage is below the minimum system voltage programmed in<br>MinSystemVoltage register, wake-up charge with 128mA charge current for 30mins is<br>automatically enabled. When VBAT exceeds the minimum system voltage, this bit is<br>reset to 0 and the wake-up charge is terminated. Writing a non-zero charge current in<br>ChargeCurrent register also resets this bit to 0. | 1    | R/W  |



# ChargeOption2 Register (I<sup>2</sup>C Address = 0x33/32) [Reset = 0x02B7]

#### Table 9. ChargeOption2 Register Details ( $I^2C$ Address = 0x33)

| BITS   | BIT NAME             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                | PORV | TYPE |
|--------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| D[7:6] | PKPWR_TOVLD_DEG[1:0] | Input Overload Time in Peak Power Mode<br>00 = 1ms (default)<br>01 = 2ms<br>10 = 10ms<br>11 = 20ms                                                                                                                                                                                                                                                         | 00   | R/W  |
| D[5]   | EN_PKPWR_IDPM        | Enable Input Current Overshoot to Trigger Peak Power Mode<br>0 = Disable input current overshoot to trigger peak power mode (default)<br>1 = Enable input current overshoot to trigger peak power mode<br>If both EN_PKPWR_IDPM and EN_PKPWR_VSYS are 0, the peak power mode<br>is disabled. These bits are both reset to 0 when adapter removal.          | 0    | R/W  |
| D[4]   | EN_PKPWR_VSYS        | Enable System Voltage Under-Shoot to Trigger Peak Power Mode<br>0 = Disable system voltage under-shoot to trigger peak power mode (default)<br>1 = Enable system voltage under-shoot to trigger peak power mode<br>If both EN_PKPWR_IDPM and EN_PKPWR_VSYS are 0, the peak power mode<br>is disabled. These bits are both reset to 0 when adapter removal. | 0    | R/W  |
| D[3]   | PKPWR_OVLD_STAT      | Status bit indicates that it is in overload cycle. Write 0 to this bit to exit the overload cycle.<br>0 = Not in overload cycle (default)<br>1 = In overload cycle                                                                                                                                                                                         | 0    | R/W  |
| D[2]   | PKPWR_RELAX_STAT     | Status bit indicates that it is in relax cycle. Write 0 to this bit to exit the relax cycle.<br>0 = Not in relax cycle (default)<br>1 = In relax cycle                                                                                                                                                                                                     | 0    | R/W  |
| D[1:0] | PKPWR_TMAX[1:0]      | Peak Power Mode Overload and Relax Cycle Time<br>00 = 5ms<br>01 = 10ms<br>10 = 20ms (default)<br>11 = 40ms<br>When PKPWR_TMAX[1:0] is shorter than PKPWR_TOVLD_DEG[1:0], the<br>device work in overload stat all the time.                                                                                                                                 | 10   | R/W  |

#### Table 10. ChargeOption2 Register Details (I<sup>2</sup>C Address = 0x32)

| BITS | BIT NAME      | DESCRIPTION                                                                                                                                                                                                                                                                                                                      | PORV | TYPE |
|------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| D[7] | EN_EXTILIM    | Enable ILIM_HIZ Pin to Set External Input Current Limit<br>0 = Disable ILIM_HIZ pin to set external input current limit<br>1 = Enable ILIM_HIZ pin to set external input current limit. The actual input<br>current limit is set by the lower value of external input current limit, IIN_DPM and<br>IIN_HOST registers (default) | 1    | R/W  |
| D[6] | EN_ICHG_IDCHG | 0 = IBAT pin output represents discharge current (default)<br>1 = IBAT pin output represents charge current                                                                                                                                                                                                                      | 0    | R/W  |
| D[5] | Q2_OCP        | Q2 OCP Threshold Sensed by Q2 V <sub>DS</sub> Voltage<br>0 = 225mV<br>1 = 150mV (default)<br>It is the valley current for Q2.                                                                                                                                                                                                    | 1    | R/W  |
| D[4] | ACX_OCP       | Input Current OCP Threshold Sensed by the Voltage across ACP and ACN<br>0 = 280mV<br>1 = 150mV (default)<br>It is the peak current limit for Q1.                                                                                                                                                                                 | 1    | R/W  |
| D[3] | EN_ACOC       | ACOC Enable<br>0 = Disable ACOC (default)<br>1 = Enable ACOC<br>If ACOC is detected, the converter is disabled.                                                                                                                                                                                                                  | 0    | R/W  |
| D[2] | ACOC_VTH      | ACOC Limit (Adapter Average Current as Percentage of ILIM2)<br>0 = 133%<br>1 = 200% (default)                                                                                                                                                                                                                                    | 1    | R/W  |
| D[1] | EN_BATOC      | Battery Discharge Over-Current (BATOC) Enable<br>0 = Disable BATOC<br>1 = Enable BATOC (default)<br>If BATOC is detected, the converter is disabled.                                                                                                                                                                             | 1    | R/W  |
| D[0] | BATOC_VTH     | Battery Discharge Over-Current Threshold Sensed by the Voltage across SRN<br>and SRP (As Percentage of IDCHG_VTH[5:0])<br>0 = 133%<br>1 = 200% (default)                                                                                                                                                                         | 1    | R/W  |



# ChargeOption3 Register (l<sup>2</sup>C Address = 0x35/34) [Reset = 0x0030]

## Table 11. ChargeOption3 Register Details (I<sup>2</sup>C Address = 0x35)

| BITS   | BIT NAME     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                 | PORV | TYPE |
|--------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| D[7]   | EN_HIZ       | HIZ Mode Enable<br>0 = Disable HIZ mode (default)<br>1 = Enable HIZ mode<br>In HIZ mode, the device operates with the low quiescent current. And the system<br>is powered from battery when the input source is present. During this mode, the<br>LDO of REGN is enabled.                                                                   | 0    | R/W  |
| D[6]   | RESET_REG    | Reset Registers<br>All the registers are reset to default except VINDPM register.<br>0 = Idle (default)<br>1 = Reset the registers to default. This bit is reset to 0 after reset<br>Using this bit to reset the registers to default is not recommended when the<br>battery voltage is below minimal system voltage or in battery removal. | 0    | R/W  |
| D[5]   | RESET_VINDPM | Reset VINDPM Threshold<br>0 = Idle (default)<br>1 = Temporary disable the converter to measure VINDPM threshold. After the<br>measurement is done, this bit is reset to 0 and converter restarts                                                                                                                                            | 0    | R/W  |
| D[4]   | EN_OTG       | OTG Enable<br>0 = Disable OTG (default)<br>1 = Enable OTG                                                                                                                                                                                                                                                                                   | 0    | R/W  |
| D[3]   | EN_ICO_MODE  | Enable ICO<br>0 = Disable ICO (default)<br>1 = Enable ICO                                                                                                                                                                                                                                                                                   | 0    | R/W  |
| D[2:0] | Reserved     | Reserved.                                                                                                                                                                                                                                                                                                                                   | 000  | R/W  |

#### Table 12. ChargeOption3 Register Details (I<sup>2</sup>C Address = 0x34)

| BITS   | BIT NAME       | DESCRIPTION                                                                                                                                                                                                                                                                                                 | PORV | TYPE |
|--------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| D[7]   | Reserved       | Reserved.                                                                                                                                                                                                                                                                                                   | 0    | R/W  |
| D[6]   | EN_CON_VAP     | Enable the Conservative VAP Mode<br>0 = Disabled. When V <sub>SYS</sub> < V <sub>SYS_TH2</sub> , generate an nPROCHOT pulse if<br>PROCHOT_PROFILE_VSYS bit = 1 (default)<br>1 = Enabled. When V <sub>VBUS</sub> < V <sub>VBUS_CONVENZ</sub> , generate an nPROCHOT pulse if<br>PROCHOT_PROFILE_VSYS bit = 1 | 0    | R/W  |
| D[5]   | OTG_VAP_MODE   | OTG/VAP Pin Control Selection<br>0 = The OTG/VAP pin controls the enable/disable of VAP<br>1 = The OTG/VAP pin controls the enable/disable of OTG (default)                                                                                                                                                 | 1    | R/W  |
| D[4:3] | IL_AVG[1:0]    | Inductor Average Current Clamp Selection<br>00 = 6A<br>01 = 10A<br>10 = 15A (default)<br>11 = Disabled                                                                                                                                                                                                      | 10   | R/W  |
| D[2]   | OTG_RANGE_LOW  | OTG Output Voltage Range Selection<br>0 = High range 4.28V to 20.56V (default)<br>1 = Low range 3V to 19.28V                                                                                                                                                                                                | 0    | R/W  |
| D[1]   | BATFETOFF_HIZ  | BATFET On/Off during HIZ Mode<br>0 = On (default)<br>1 = Off                                                                                                                                                                                                                                                | 0    | R/W  |
| D[0]   | PSYS_OTG_IDCHG | PSYS Function during OTG Mode<br>0 = PSYS reports the battery discharge power minus OTG output power (default)<br>1 = PSYS reports the battery discharge power only                                                                                                                                         | 0    | R/W  |



# ProchotOption0 Register (I<sup>2</sup>C Address = 0x37/36) [Reset = 0x4A65]

## Table 13. ProchotOption0 Register Details (I<sup>2</sup>C Address = 0x37)

| BITS   | BIT NAME               | DESCRIPTION                                                                                                                                                                                                                                                                   | PORV   | TYPE |
|--------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|
| D[7:3] | ILIM2_VTH[4:0]         | I <sub>LIM2</sub> Threshold Sensed by the Voltage between ACP and ACN (As Percentage of the Value Setting in IIN_HOST Register)<br>00001 - 11001 = 110% - 230%, step 5%<br>11010 - 11110 = 250% - 450%, step 50%<br>11111 = Out of range (ignored)<br>Default: 150%, or 01001 | 0 1001 | R/W  |
| D[2:1] | ICRIT_DEG[1:0]         | ICRIT Deglitch Time to Trigger nPROCHOT<br>I <sub>CRIT</sub> is 110% of I <sub>LIM2</sub> .<br>00 = 15μs<br>01 = 100μs (default)<br>10 = 400μs (500μs MAX)<br>11 = 800μs (1ms MAX)                                                                                            | 01     | R/W  |
| D[0]   | PROCHOT_<br>VDPM_80_90 | Lower Threshold of the PROCHOT_VDPM Comparator (As Percentage of VINDPM<br>Threshold)<br>0 = 80% (default)<br>1 = 90%<br>The threshold of the PROCHOT_VDPM comparator is determined by this bit if<br>LOWER_PROCHOT_VDPM bit = 1.                                             | 0      | R/W  |

## Table 14. ProchotOption0 Register Details ( $I^2C$ Address = 0x36)

| BITS   | BIT NAME               | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | PORV | TYPE |
|--------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| D[7:4] | VSYS_TH1[3:0]          | VSYS Threshold to Discharge VBUS in VAP Mode<br>In VAP mode, when the VSYS pin voltage is below this threshold with fixed 5µs deglitch<br>time, VBUS starts to discharge.<br>For 2-cell to 4-cell batteries:<br>0000 - 1111 = $5.9V - 7.4V$ with 0.1V step<br>Default: 0b0110, V <sub>SYS_TH1</sub> = $6.5V$<br>For 1-cell battery:<br>0000 - 0111 = $3.1V - 3.8V$ with 0.1V step<br>1000 - 1111 = $3.1V - 3.8V$ with 0.1V step<br>Default: 0b0110, V <sub>SYS_TH1</sub> = $3.7V$ | 0110 | R/W  |
| D[3:2] | VSYS_TH2[1:0]          | VSYS Threshold to Assert PROCHOT_VSYS<br>When the VSYS pin voltage is below this threshold with fixed 5µs deglitch time, assert<br>the PROCHOT_VSYS.<br>For 2-cell to 4-cell batteries:<br>00 = 5.9V<br>01 = 6.2V (default)<br>10 = 6.4V<br>11 = 6.8V<br>For 1-cell battery:<br>00 = 3.1V<br>01 = 3.3V (default)<br>10 = 3.5V<br>11 = 3.7V                                                                                                                                        | 01   | R/W  |
| D[1]   | INOM_DEG               | INOM Deglitch Time<br>0 = 1ms (MAX) (default)<br>1 = 50ms (MAX 65ms)<br>INOM is 110% of the input current limit setting in IIN_HOST register. When the current<br>sensed by voltage across ACP and ACN is above INOM with this deglitch time, INOM<br>is triggered.                                                                                                                                                                                                               | 0    | R/W  |
| D[0]   | LOWER_PROCHOT<br>_VDPM | Lower Threshold of the PROCHOT_VDPM Comparator Enable<br>0 = Disable. The PROCHOT_VDPM comparator threshold follows the InputVoltage<br>register setting<br>1 = Enable. The PROCHOT_VDPM comparator threshold is lower and determined by<br>PROCHOT_VDPM_80_90 bit setting (default)                                                                                                                                                                                              | 1    | R/W  |



## ProchotOption1 Register (I<sup>2</sup>C Address = 0x39/38) [Reset = 0x81A0]

When the bit in REG0x38 is set to 0, the nPROCHOT pin will not be pulled low when the associated event happens, and the event will not be reported in ProchotStatus[7:0] register ( $l^2C$  address = 0x22).

#### Table 15. ProchotOption1 Register Details (I<sup>2</sup>C Address = 0x39)

| BITS   | BIT NAME       | DESCRIPTION                                                                                                                                                                                                                                                                                               | PORV | TYPE |
|--------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| D[7:2] | IDCHG_VTH[5:0] | IDCHG Threshold<br>IDCHG is measured by the sensed voltage between SRN and SRP. IDCHG is<br>triggered when the discharge current is above this threshold.<br>Range from 0A to 32256mA with 512mA step.<br>If the value is programmed to 000000b, IDCHG threshold is 128mA.<br>Default: 100000b for16384mA |      | R/W  |
| D[1:0] | IDCHG_DEG[1:0] | IDCHG Deglitch Time<br>00 = 1.6ms<br>01 = 100µs (default)<br>10 = 6ms<br>11 = 12ms                                                                                                                                                                                                                        |      | R/W  |

#### Table 16. ProchotOption1 Register Details (I<sup>2</sup>C Address = 0x38)

| BITS | BIT NAME                    | DESCRIPTION                                                                                                                                                                                                                                  | PORV | TYPE |
|------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| D[7] | PROCHOT<br>_PROFILE_VDPM    | Enable PROCHOT_PROFILE_VDPM<br>0 = Disable<br>1 = Enable (default)<br>This bit detects the VBUS voltage.                                                                                                                                     | 1    | R/W  |
| D[6] | PROCHOT<br>_PROFILE_COMP    | ble PROCHOT_PROFILE_COMP<br>Disable (default)<br>Enable                                                                                                                                                                                      |      | R/W  |
| D[5] | PROCHOT<br>_PROFILE_ICRIT   | Enable PROCHOT_PROFILE_ICRIT<br>0 = Disable<br>1 = Enable (default)                                                                                                                                                                          | 1    | R/W  |
| D[4] | PROCHOT<br>_PROFILE_INOM    | Enable PROCHOT_PROFILE_INOM<br>0 = Disable (default)<br>1 = Enable                                                                                                                                                                           | 0    | R/W  |
| D[3] | PROCHOT<br>_PROFILE_IDCHG   | nable PROCHOT_PROFILE_IDCHG<br>= Disable (default)<br>= Enable                                                                                                                                                                               |      | R/W  |
| D[2] | PROCHOT<br>_PROFILE_VSYS    | 1 = Fughle (one-shot tridder)                                                                                                                                                                                                                |      | R/W  |
| D[1] | PROCHOT<br>_PROFILE_BATPRES | Enable PROCHOT_PROFILE_BATPRES<br>0 = Disable (default)<br>1 = Enable (one-shot falling edge triggered)<br>If PROCHOT_PROFILE_BATPRES is enabled in nPROCHOT after the battery<br>removal, one-shot nPROCHOT pulse will be send immediately. | 0    | R/W  |
| D[0] | PROCHOT<br>_PROFILE_ACOK    | Enable PROCHOT_PROFILE_ACOK<br>0 = Disable (default)<br>1 = Enable (one-shot trigger)<br>This bit detects adapter removal.                                                                                                                   | 0    | R/W  |

# ADCOption Register (I<sup>2</sup>C Address = 0x3B/3A) [Reset = 0x2000]

The ADC registers reading order: VBAT, VSYS, ICHG, IDCHG, IIN, PSYS, VBUS, and CMPIN. In low power mode, ADC is disabled.

#### Table 17. ADCOption Register Details ( $I^2C$ Address = 0x3B)

| BITS   | BIT NAME      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                         | PORV   | TYPE |
|--------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|
| D[7]   | ADC_CONV      | ADC Conversion Update Mode Selection<br>0 = One-shot update. Update the registers of ADCVBUS/PSYS, ADCIBAT,<br>ADCIINCMPIN and ADCVSYSVBAT once after ADC_START = 1 (default)<br>1 = Continuous update. Update the registers of ADCVBUS/PSYS, ADCIBAT,<br>ADCIINCMPIN and ADCVSYSVBAT every 1 second<br>The typical time of ADC conversion is 10ms. |        | R/W  |
| D[6]   | ADC_START     | 0 = No ADC conversion (default)<br>1 = Start ADC conversion<br>This bit automatically resets to 0 when the one-shot update is completed.                                                                                                                                                                                                            | 0      | R/W  |
| D[5]   | ADC_FULLSCALE | ADC Input Voltage Range<br>0 = 2.04V (recommended when input voltage is below 5V or 1-cell battery)<br>1 = 3.06V (default)                                                                                                                                                                                                                          | 1      | R/W  |
| D[4:0] | Reserved      | Reserved.                                                                                                                                                                                                                                                                                                                                           | 0 0000 | R/W  |

#### Table 18. ADCOption Register Details (I<sup>2</sup>C Address = 0x3A)

| BITS | BIT NAME     | DESCRIPTION                         | PORV | TYPE |
|------|--------------|-------------------------------------|------|------|
| D[7] | EN_ADC_CMPIN | 0 = Disable (default)<br>1 = Enable | 0    | R/W  |
| D[6] | EN_ADC_VBUS  | 0 = Disable (default)<br>1 = Enable | 0    | R/W  |
| D[5] | EN_ADC_PSYS  | 0 = Disable (default)<br>1 = Enable | 0    | R/W  |
| D[4] | EN_ADC_IIN   | 0 = Disable (default)<br>1 = Enable | 0    | R/W  |
| D[3] | EN_ADC_IDCHG | 0 = Disable (default)<br>1 = Enable | 0    | R/W  |
| D[2] | EN_ADC_ICHG  | 0 = Disable (default)<br>1 = Enable | 0    | R/W  |
| D[1] | EN_ADC_VSYS  | 0 = Disable (default)<br>1 = Enable | 0    | R/W  |
| D[0] | EN_ADC_VBAT  | 0 = Disable (default)<br>1 = Enable | 0    | R/W  |



# Charge and nPROCHOT Status ChargerStatus Register (I<sup>2</sup>C Address = 0x21/20) [Reset = 0x0000]

## Table 19. ChargerStatus Register Details (I<sup>2</sup>C Address = 0x21)

| BITS | BIT NAME  | DESCRIPTION                                                                                                                                                                             | PORV | TYPE |
|------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| D[7] | AC_STAT   | = Input is not present (default)<br>= Input is present                                                                                                                                  |      | R    |
| D[6] | ICO_DONE  | he bit is set to 1 when the ICO routine is successfully executed.<br>= ICO is not complete (default)<br>= ICO is complete                                                               |      | R    |
| D[5] | IN_VAP    | = Not in VAP mode (default)<br>= In VAP mode                                                                                                                                            |      | R    |
| D[4] | IN_VINDPM | ) = Not in VINDPM during the forward mode, or not in voltage regulation during OTG<br>mode (default)<br>I = In VINDPM during the forward mode, or in voltage regulation during OTG mode |      | R    |
| D[3] | IN_IINDPM | 0 = Not in IINDPM (default)<br>1 = In IINDPM                                                                                                                                            | 0    | R    |
| D[2] | IN_FCHRG  | 0 = Not in fast charge (default)<br>1 = In fast charger                                                                                                                                 | 0    | R    |
| D[1] | IN_PCHRG  | 0 = Not in pre-charge (default)<br>1 = In pre-charge                                                                                                                                    | 0    | R    |
| D[0] | IN_OTG    | 0 = Not in OTG (default)<br>1 = In OTG                                                                                                                                                  | 0    | R    |

#### Table 20. ChargerStatus Register Details (I<sup>2</sup>C Address = 0x20)

| BITS | BIT NAME        | DESCRIPTION                                                                                                                                                                                                                                                                                 | PORV | TYPE |
|------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| D[7] | Fault ACOV      | 0 = No fault (default)<br>1 = ACOV fault has occurred. After the ACOV fault disappears, host reads this bit to<br>reset it to 0                                                                                                                                                             | 0    | RC   |
| D[6] | Fault BATOC     | No fault (default)<br>BATOC fault has occurred. After the BATOC fault disappears, host reads this bit<br>eset it to 0                                                                                                                                                                       |      | RC   |
| D[5] | Fault ACOC      | 0 = No fault (default)<br>1 = ACOC fault has occurred. After the ACOC fault disappears, host reads this bit to<br>reset it to 0                                                                                                                                                             | 0    | RC   |
| D[4] | SYSOVP_STAT     | SYSOVP Status and Clear Bit<br>0 = Not in SYSOVP (default)<br>1 = SYSOVP has occurred. During SYSOVP, the converter is disabled. To clear<br>SYSOVP condition and re-enable the converter (after OVP cleared), the adapter<br>must be unplugged or this bit must be reset to 0 by the host. |      | R/W  |
| D[3] | Fault SYS_SHORT | = No fault (default)<br>= In hiccup mode (SYS_SHORT_DISABLE = 0), SYS_SHORT 7 times restarts fail<br>ault has occurred. Host writes this bit to 0 to clear the SYS_SHORT latch                                                                                                              |      | R/W  |
| D[2] | Fault Latchoff  | 0 = No fault (default)<br>1 = Latch off (FORCE_LATCHOFF bit) fault has occurred. After the latch off fault<br>disappears, host reads this bit to reset it to 0                                                                                                                              | 0    | RC   |
| D[1] | Fault_OTG_OVP   | ) = No fault (default)<br>I = OTG OVP fault has occurred. After the OTG OVP fault disappears, host reads<br>his bit to reset it to 0                                                                                                                                                        |      | RC   |
| D[0] | Fault_OTG_UVP   | 0 = No fault (default)<br>1 = OTG UVP fault has occurred. After the OTG UVP fault disappears, host reads<br>this bit to reset it to 0                                                                                                                                                       | 0    | RC   |

# ProchotStatus Register (I<sup>2</sup>C Address = 0x23/22) [Reset = 0xA800]

#### Table 21. ProchotStatus Register Details (I<sup>2</sup>C Address = 0x23)

| BITS   | BIT NAME           | DESCRIPTION                                                                                                                                                                                                                                                                                                                                | PORV | TYPE |
|--------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| D[7]   | Reserved           | Reserved.                                                                                                                                                                                                                                                                                                                                  | 1    | R    |
| D[6]   | EN_PROCHOT_EXT     | nPROCHOT Pulse Extension Enable<br>0 = Disable (default)<br>1 = Enable<br>When it is enabled, the nPROCHOT pin voltage keeps low until PROCHOT_CLEAR bit<br>= 0 is written.                                                                                                                                                                | 0    | R/W  |
| D[5:4] | PROCHOT_WIDTH[1:0] | Minimum nPROCHOT Pulse Width when EN_PROCHOT_EXT Bit = 0<br>00 = 100μs<br>01 = 1ms<br>10 = 10ms (default)<br>11 = 5s                                                                                                                                                                                                                       | 10   | R/W  |
| D[3]   | PROCHOT_CLEAR      | nPROCHOT Pulse Clear when EN_PROCHOT_EXT Bit = 1<br>0 = Clear nPROCHOT pulse and drive nPROCHOT pin high<br>1 = Idle (default)                                                                                                                                                                                                             | 1    | R/W  |
| D[2]   | TSHUT              | TDIE Thermal Shutdown Fault Status Bit<br>0 = No TDIE thermal shutdown fault (default)<br>1 = Device in TDIE thermal shutdown fault status<br>After the TSHUT fault disappears, the host reads this bit to reset it to 0.                                                                                                                  | 0    | RC   |
| D[1]   | STAT_VAP_FAIL      | The failure that charging VBUS for 7 consecutive times in VAP mode shows either VBAT is too low to enter VAP mode, or the VAP load current is set too high.<br>0 = Not in VAP failure (default)<br>1 = In VAP failure, charger exits VAP mode automatically (OTG_VAP_MODE bit = 1),<br>and latches off until the host resets this bit to 0 | 0    | R/W  |
| D[0]   | STAT_EXIT_VAP      | In VAP mode, the charger can exit VAP mode by either being disabled through host, or<br>any charger faults occurs.<br>0 = STAT_EXIT_VAP is not active (default)<br>1 = STAT_EXIT_VAP is active. nPROCHOT pin keeps low until host writes 0 to this bit                                                                                     | 0    | R/W  |

#### Table 22. ProchotStatus Register Details (I<sup>2</sup>C Address = 0x22)

| BITS | BIT NAME             | DESCRIPTION                                                                                                                                                                                                                                                               | PORV | TYPE |
|------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| D[7] | STAT_VDPM            | 0 = Not triggered (default)<br>1 = Triggered. nPROCHOT pin keeps low until host writes 0 to this bit when<br>PROCHOT_PROFILE_VDPM bit = 1                                                                                                                                 |      | R/W  |
| D[6] | STAT_COMP            | D = Not triggered (default)<br>1 = Triggered. Generate an nPROCHOT pulse when PROCHOT_PROFILE_COMP bit =<br>1. After CMPOUT pin goes high, host reads this bit to reset it to 0                                                                                           |      | RC   |
| D[5] | STAT_ICRIT           | 0 = Not triggered (default)<br>1 = Triggered. Generate an nPROCHOT pulse when PROCHOT_PROFILE_ICRIT bit =<br>1. After adapter peak current falls below 110% of I <sub>LIM2</sub> , host reads this bit to reset it to 0                                                   | 0    | RC   |
| D[4] | STAT_INOM            | 0 = Not triggered (default)<br>1 = Triggered. Generate an nPROCHOT pulse when PROCHOT_PROFILE_INOM bit =<br>1. After adapter average current falls below 110% of IINDPM, host reads this bit to reset<br>it to 0                                                          |      | RC   |
| D[3] | STAT_IDCHG           | 0 = Not triggered (default)<br>1 = Triggered. Generate an nPROCHOT pulse when PROCHOT_PROFILE_IDCHG bit<br>= 1. After battery discharge current falls below IDCHG_VTH, host reads this bit to reset it<br>to 0                                                            |      | RC   |
| D[2] | STAT_VSYS            | 0 = Not triggered (default)<br>1 = Triggered. Generate an nPROCHOT pulse (one shot trigger, not extend with the fault<br>condition) when PROCHOT_PROFILE_VSYS bit = 1. Host reads this bit to reset it to 0                                                               | 0    | RC   |
| D[1] | STAT_Battery_Removal | 0 = Not triggered (default)<br>1 = Triggered. Generate an nPROCHOT pulse (one shot trigger, not extend with the fault<br>condition) when PROCHOT_PROFILE_BATPRES bit = 1. Host reads this bit to reset it<br>to 0                                                         | 0    | RC   |
| D[0] | STAT_Adapter_Removal | 0 = Not triggered (default)<br>1 = Triggered. Generate an nPROCHOT pulse (one shot trigger, not extend with the fault<br>condition) when PROCHOT_PROFILE_ACOK bit = 1. After V <sub>VBUS</sub> > 3.58V and<br>CHRG_OK pin goes high, host reads this bit to reset it to 0 | 0    | RC   |



## ChargeCurrent Register

Charge current is set in ChargeCurrent register (REG0x03/02). When a  $10m\Omega$  sense resistor is used, the charge current range is 64mA to 8.128A with 64mA resolution.

The ChargeCurrent register will be set to 0A when:

- 1. Auto wakeup is not active after POR.
- 2. The CELL\_BATPRESZ goes low.
- 3. Write MaxChargeVoltage register to 0.
- 4. Adapter plugs out.
- 5. Watchdog timer out.

The default current sense resistor R<sub>SR</sub> between SRP and SRN is 10m $\Omega$ , other value resistor can also be used. Larger sense resistor will increase the regulation accuracy but increase the conduction loss at the same time, thus values above 20m $\Omega$  are not recommended.

#### **Battery Pre-Charge Current Clamp**

In pre-charge, BATFET operates in linear (LDO) mode when EN\_LDO bit = 1. For 2-cell/3-cell/4-cell battery, VSYS voltage is regulated at minimum system voltage and the maximum pre-charge current is 384mA. For 1-cell battery, the pre-charge current is clamped at 384mA. When VBAT is above 3V but below minimum system voltage, the BATFET operates in LDO mode and the charge current is clamped at 2A.

## ChargeCurrent Register with 10mΩ Sense Resistor (I<sup>2</sup>C Address = 0x03/02) [Reset = 0x0000]

## Table 23. ChargeCurrent Register with $10m\Omega$ Sense Resistor Details (I<sup>2</sup>C Address = 0x03)

| BITS   | BIT NAME              | DESCRIPTION                                                                   | PORV | TYPE |
|--------|-----------------------|-------------------------------------------------------------------------------|------|------|
| D[7:5] | Reserved              | Reserved.                                                                     | 000  | R/W  |
| D[4]   | Charge Current, Bit 6 | 0 = Add 0mA of charger current (default)<br>1 = Add 4096mA of charger current | 0    | R/W  |
| D[3]   | Charge Current, Bit 5 | 0 = Add 0mA of charger current (default)<br>1 = Add 2048mA of charger current | 0    | R/W  |
| D[2]   | Charge Current, Bit 4 | 0 = Add 0mA of charger current (default)<br>1 = Add 1024mA of charger current | 0    | R/W  |
| D[1]   | Charge Current, Bit 3 | 0 = Add 0mA of charger current (default)<br>1 = Add 512mA of charger current  | 0    | R/W  |
| D[0]   | Charge Current, Bit 2 | 0 = Add 0mA of charger current (default)<br>1 = Add 256mA of charger current  | 0    | R/W  |

#### Table 24. ChargeCurrent Register with $10m\Omega$ Sense Resistor Details (I<sup>2</sup>C Address = 0x02)

| BITS   | BIT NAME              | DESCRIPTION                                                                  | PORV    | TYPE |
|--------|-----------------------|------------------------------------------------------------------------------|---------|------|
| D[7]   | Charge Current, Bit 1 | 0 = Add 0mA of charger current (default)<br>1 = Add 128mA of charger current | 0       | R/W  |
| D[6]   | Charge Current, Bit 0 | 0 = Add 0mA of charger current (default)<br>1 = Add 64mA of charger current  | 0       | R/W  |
| D[5:0] | Reserved              | Reserved.                                                                    | 00 0000 | R/W  |



# MaxChargeVoltage Register (I<sup>2</sup>C Address = 0x05/04) [Reset Value Based on CELL\_ BATPRESZ Pin Setting]

Charge voltage is set in MaxChargeVoltage register (REG0x05/04). The charge voltage range is 1.024V to 19.200V with 8mV resolution.

The MaxChargeVoltage register is set to 4200mV for 1-cell, 8400mV for 2-cell, 12600mV for 3-cell or 16800mV for 4-cell by default. After CHRG\_OK goes high, the charge will start depending on the charge current setting in ChargeCurrent register and the charge voltage setting in MaxChargeVoltage register. MaxChargeVoltage register needs to be set before ChargeCurrent register for correct battery voltage setting if battery voltage is different from 4.2V/cell. Writing MaxChargeVoltage register to 0 will set MaxChargeVoltage register to the corresponding value depending on CELL\_BATPRESZ pin (refer to Battery Cell Configuration section).

The battery voltage is sensed on SRN pin for regulation, and the battery should be placed as close to SRN pin as possible.

| Table 25. | MaxChargeVoltage | Register Details | $(I^2C Address = 0x05)$ |
|-----------|------------------|------------------|-------------------------|
|           |                  |                  | (                       |

| BITS | BIT NAME                   | DESCRIPTION                                                                    |                                                           | PORV | TYPE |
|------|----------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------|------|------|
| D[7] | Reserved                   | Reserved.                                                                      |                                                           | 0    | R/W  |
| D[6] | Max Charge Voltage, Bit 11 | 0 = Add 0mV of charger voltage (default)<br>1 = Add 16384mV of charger voltage |                                                           | 0    | R/W  |
| D[5] | Max Charge Voltage, Bit 10 | 0 = Add 0mV of charger voltage (default)<br>1 = Add 8192mV of charger voltage  |                                                           | 0    | R/W  |
| D[4] | Max Charge Voltage, Bit 9  | 0 = Add 0mV of charger voltage (default)<br>1 = Add 4096mV of charger voltage  | $n_2 = D[6:0]$                                            | 0    | R/W  |
| D[3] | Max Charge Voltage, Bit 8  | 0 = Add 0mV of charger voltage (default)<br>1 = Add 2048mV of charger voltage  | $n = n_1^{(1)} + 32 \times n_2$<br>MaxChargeVoltage Value | 0    | R/W  |
| D[2] | Max Charge Voltage, Bit 7  | 0 = Add 0mV of charger voltage (default)<br>1 = Add 1024mV of charger voltage  | = 8×n (mV) (n ≥ 128)                                      | 0    | R/W  |
| D[1] | Max Charge Voltage, Bit 6  | 0 = Add 0mV of charger voltage (default)<br>1 = Add 512mV of charger voltage   |                                                           | 0    | R/W  |
| D[0] | Max Charge Voltage, Bit 5  | 0 = Add 0mV of charger voltage (default)<br>1 = Add 256mV of charger voltage   |                                                           | 0    | R/W  |

NOTE:

1. For details of  $n_1$ , see Table 26.

Table 26. MaxChargeVoltage Register Details (I<sup>2</sup>C Address = 0x04)

| BITS   | BIT NAME                  | DESCRIPTION                                                                  | 1                                                                               | PORV | TYPE |
|--------|---------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------|------|
| D[7]   | Max Charge Voltage, Bit 4 | 0 = Add 0mV of charger voltage (default)<br>1 = Add 128mV of charger voltage |                                                                                 | 0    | R/W  |
| D[6]   | Max Charge Voltage, Bit 3 | 0 = Add 0mV of charger voltage (default)<br>1 = Add 64mV of charger voltage  | n <sub>1</sub> = D[7:3]                                                         | 0    | R/W  |
| D[5]   | Max Charge Voltage, Bit 2 | 0 = Add 0mV of charger voltage (default)<br>1 = Add 32mV of charger voltage  | n = n <sub>1</sub> + 32×n <sub>2</sub> <sup>(1)</sup><br>MaxChargeVoltage Value | 0    | R/W  |
| D[4]   | Max Charge Voltage, Bit 1 |                                                                              | = 8×n (mV) (n ≥ 128)                                                            | 0    | R/W  |
| D[3]   | Max Charge Voltage, Bit 0 | 0 = Add 0mV of charger voltage (default)<br>1 = Add 8mV of charger voltage   |                                                                                 | 0    | R/W  |
| D[2:0] | Reserved                  | Reserved.                                                                    |                                                                                 | 000  | R/W  |

NOTE:

1. For details of  $n_2$ , see Table 25.



## MinSystemVoltage Register

The minimum system voltage is set in MinSystemVoltage register (REG0x0D/0C). The minimum system voltage range is 1.024V to 16.128V with 256mV resolution. Any out-of-range write is ignored. The MinSystemVoltage register is set to 3.584V for 1-cell, 6.144V for 2-cell, 9.216V for 3-cell, and 12.288V for 4-cell by default. Writing MinSystemVoltage register to 0 will set MinSystemVoltage register to the corresponding value depending on CELL\_BATPRESZ pin (refer to Battery Cell Configuration section).

#### System Voltage Regulation

The system is separated from battery by BATFET, and the system is regulated above the minimum system voltage setting in MinSystemVoltage register even if the battery is completely depleted or removed.

The BATFET is in LDO mode and the system is regulated above  $V_{\text{SYSMIN}}$  when the battery voltage is below  $V_{\text{SYSMIN}}.$ 

When the battery voltage is above  $V_{\text{SYSMIN}}$ , the BATFET is fully on (during charge or in the supplement mode) and the system voltage is regulated at battery voltage plus the  $V_{\text{DS}}$  of

BATFET. The BATFET is off and the system voltage is regulated at battery voltage plus about 180mV when the charge is disabled or no supplement mode.

VSYS is shorted to SRP if BATFET is removed. At this condition, LDO mode must be disabled before starting converter. Follow the sequence below to configure charger.

1. Before the adapter is plugged in, set the charger into HIZ mode by pulling ILIM\_HIZ pin to ground or setting EN\_HIZ bit to 1.

2. Disable LDO mode by setting EN\_LDO bit to 0.

3. Disable auto-wakeup mode by setting AUTO\_WAKEUP\_EN bit to 0.

4. Make sure the battery voltage is set properly in MaxChargeVoltage register.

5. Set pre-charge/charge current in ChargeCurrent register.

6. Exit HIZ mode by releasing ILIM\_HIZ from ground and set EN\_HIZ bit to 0.

When exiting HIZ mode, the low input current limit (a few hundred milliamps) should be set to avoid accidental SW mistakes.

# MinSystemVoltage Register (I<sup>2</sup>C Address = 0x0D/0C) [Reset Value Based on CELL\_BATPRESZ Pin Setting]

| Table 27. Willoystell Voltage Registel Details (10 Address – 0.00) | Table 27. MinSystemVoltage | <b>Register Details</b> | (I <sup>2</sup> C Address = 0x0D) |
|--------------------------------------------------------------------|----------------------------|-------------------------|-----------------------------------|
|--------------------------------------------------------------------|----------------------------|-------------------------|-----------------------------------|

| BITS   | BIT NAME                      | DESCRIPTION                                                  | PORV | TYPE |
|--------|-------------------------------|--------------------------------------------------------------|------|------|
| D[7:6] | Reserved                      | Reserved.                                                    | 00   | R/W  |
| D[5]   | Minimum System Voltage, Bit 5 |                                                              | 0    | R/W  |
| D[4]   | Minimum System Voltage, Bit 4 | n = D[5:0]                                                   | 0    | R/W  |
| D[3]   | Minimum System Voltage, Bit 3 | Minimum System Voltage Value = $256 \times n (mV) (n \ge 4)$ | 1    | R/W  |
| D[2]   | Minimum System Voltage, Bit 2 |                                                              | 1    | R/W  |
| D[1]   | Minimum System Voltage, Bit 1 | Range: 1024mV (00 0100) - 16128mV (11 1111)                  | 1    | R/W  |
| D[0]   | Minimum System Voltage, Bit 0 |                                                              | 0    | R/W  |

#### Table 28. MinSystemVoltage Register Details ( $I^{2}C$ Address = 0x0C)

| BITS   | BIT NAME | DESCRIPTION | PORV      | TYPE |
|--------|----------|-------------|-----------|------|
| D[7:0] | Reserved | Reserved.   | 0000 0000 | R/W  |



# Input Current and Input Voltage Registers for Dynamic Power Management

The SGM41573 features dynamic power management (DPM). When the input current tries to exceed the input current limits or the input voltage tends to fall below the input voltage limit, the device gives priority to provide system load by reducing the battery charge current adequately to avoid the input parameter (voltage or current) exceeding the limit.

If the charge current is decreased and reached to zero, but the input is still overloaded, the system voltage starts to drop with the system load rising. When the system voltage drops below the battery voltage, the device operates in the supplement mode and the battery provides a portion of system power demand through BATFET.

#### **Input Current Limit Registers**

The input current limit is set in IIN\_HOST register (REG0x0F/0E). With a 10m $\Omega$  sense resistor, the input current

limit range is 50mA to 6350mA with 50mA resolution. The default input current limit is 3.25A. The input current limit is reset to the default value when the adapter is removed, and the input current limit is 50mA when the IIN\_HOST register code is set to 0.

The default current sense resistor  $R_{AC}$  between ACP and ACN is  $10m\Omega$ , the other value resistor such as  $20m\Omega$  can also be used. Larger sense resistor will increase the regulation accuracy, but will increase the conduction loss at the same time.

External input current limit can be set by ILIM\_HIZ pin voltage using the following equation, in which  $I_{\text{DPM}}$  is the target input current limit.

$$V_{ILIM_{HIZ}} = 1V + 40 \times (V_{ACP} - V_{ACN}) = 1 + 40 \times I_{DPM} \times R_{AC} (2)$$

Writing EN\_EXTILIM bit to 0 or pulling ILIM\_HIZ pin above 4.0V can disable ILIM\_HIZ pin.

## IIN\_HOST Register with 10m $\Omega$ Sense Resistor (I<sup>2</sup>C Address = 0x0F/0E) [Reset = 0x4100]

## Table 29. IIN\_HOST Register with 10mΩ Sense Resistor Details (I<sup>2</sup>C Address = 0x0F)

| BITS | BIT NAME                         | DESCRIPTION                                | PORV | TYPE |
|------|----------------------------------|--------------------------------------------|------|------|
| D[7] | Reserved                         | Reserved.                                  | 0    | R/W  |
| D[6] | Input Current set by Host, Bit 6 |                                            | 1    | R/W  |
| D[5] | Input Current set by Host, Bit 5 |                                            | 0    | R/W  |
| D[4] | Input Current set by Host, Bit 4 | n = D[6:0]                                 | 0    | R/W  |
| D[3] | Input Current set by Host, Bit 3 | IIN_HOST Value = 50×n (mA) (n ≠ 0)         | 0    | R/W  |
| D[2] | Input Current set by Host, Bit 2 | Range: 50mA (000 0001) - 6350mA (111 1111) | 0    | R/W  |
| D[1] | Input Current set by Host, Bit 1 |                                            | 0    | R/W  |
| D[0] | Input Current set by Host, Bit 0 |                                            | 1    | R/W  |

NOTE: The low clamp value is 0b0000001.

#### Table 30. IIN\_HOST Register with $10m\Omega$ Sense Resistor Details (I<sup>2</sup>C Address = 0x0E)

| BITS   | BIT NAME | DESCRIPTION | PORV         | TYPE |
|--------|----------|-------------|--------------|------|
| D[7:0] | Reserved | Reserved.   | 0000<br>0000 | R    |



#### IIN\_DPM Register with $10m\Omega$ Sense Resistor (I<sup>2</sup>C Address = 0x25/24) [Reset = 0x4100]

IIN\_DPM register reports the actual input current limit programmed by IIN\_HOST or ICO algorithm. ICO algorithm may change the input current limit and the value in IIN\_DPM register. The input current limit read-back value is 50mA when IIN\_DPM register code is 0. Refer to Table 31 and Table 32.

#### InputVoltage Register (I<sup>2</sup>C Address = 0x0B/0A) [Reset = VBUS - 1.28V]

The input voltage limit is set in InputVoltage register (REG0x0B/0A). When the input voltage drops below the value programmed in InputVoltage register, the charger enters VINDPM. The default value of input voltage limit is 1.28V below the no-load VBUS voltage, and the value is 3.2V when the InputVoltage register code is set to 0. Refer to Table 33 and Table 34.

## Table 31. IIN\_DPM Register with $10m\Omega$ Sense Resistor Details (I<sup>2</sup>C Address = 0x25)

| BITS | BIT NAME                    | DESCRIPTION                                                                                                  | PORV | TYPE |
|------|-----------------------------|--------------------------------------------------------------------------------------------------------------|------|------|
| D[7] | Reserved                    | Reserved.                                                                                                    | 0    | R    |
| D[6] | Input Current in DPM, Bit 6 |                                                                                                              | 1    | R    |
| D[5] | Input Current in DPM, Bit 5 | n = D[6:0]                                                                                                   | 0    | R    |
| D[4] | Input Current in DPM, Bit 4 |                                                                                                              | 0    | R    |
| D[3] | Input Current in DPM, Bit 3 | put Current Limit Read-Back Value = 50 (mA) (n = 0)<br>put Current Limit Read-Back Value = 50×n (mA) (n ≠ 0) | 0    | R    |
| D[2] | Input Current in DPM, Bit 2 |                                                                                                              | 0    | R    |
| D[1] | Input Current in DPM, Bit 1 | Range: 50mA (000 0000) - 6350mA (111 1111)                                                                   | 0    | R    |
| D[0] | Input Current in DPM, Bit 0 |                                                                                                              | 1    | R    |

#### Table 32. IIN\_DPM Register with $10m\Omega$ Sense Resistor Details (I<sup>2</sup>C Address = 0x24)

| BITS   | BIT NAME | DESCRIPTION | PORV         | TYPE |
|--------|----------|-------------|--------------|------|
| D[7:0] | Reserved | Reserved.   | 0000<br>0000 | R    |

#### Table 33. InputVoltage Register Details (I<sup>2</sup>C Address = 0x0B)

| BITS   | BIT NAME             | DESCRIPTION                                                               | PORV | TYPE |
|--------|----------------------|---------------------------------------------------------------------------|------|------|
| D[7:6] | Reserved             | Reserved.                                                                 | 00   | R/W  |
| D[5]   | Input Voltage, Bit 7 | 0 = Add 0mV of input voltage (default)<br>1 = Add 8192mV of input voltage | 0    | R/W  |
| D[4]   | Input Voltage, Bit 6 | 0 = Add 0mV of input voltage (default)<br>1 = Add 4096mV of input voltage | 0    | R/W  |
| D[3]   | Input Voltage, Bit 5 | 0 = Add 0mV of input voltage (default)<br>1 = Add 2048mV of input voltage | 0    | R/W  |
| D[2]   | Input Voltage, Bit 4 | 0 = Add 0mV of input voltage (default)<br>1 = Add 1024mV of input voltage | 0    | R/W  |
| D[1]   | Input Voltage, Bit 3 | 0 = Add 0mV of input voltage (default)<br>1 = Add 512mV of input voltage  | 0    | R/W  |
| D[0]   | Input Voltage, Bit 2 | 0 = Add 0mV of input voltage (default)<br>1 = Add 256mV of input voltage  | 0    | R/W  |

#### Table 34. InputVoltage Register Details (I<sup>2</sup>C Address = 0x0A)

| BITS   | BIT NAME             | DESCRIPTION                                                              | PORV    | TYPE |
|--------|----------------------|--------------------------------------------------------------------------|---------|------|
| D[7]   | Input Voltage, Bit 1 | 0 = Add 0mV of input voltage (default)<br>1 = Add 128mV of input voltage | 0       | R/W  |
| D[6]   | Input Voltage, Bit 0 | 0 = Add 0mV of input voltage (default)<br>1 = Add 64mV of input voltage  | 0       | R/W  |
| D[5:0] | Reserved             | Reserved.                                                                | 00 0000 | R/W  |



## OTGVoltage Register (I<sup>2</sup>C Address = 0x07/06) [Reset = 0x0000]

The OTG output voltage limit is set in OTGVoltage register (REG0x07/06). The range of OTG output voltage limit is 3V to 20.56V. Although it is possible to successfully write the

registers with a value below the minimum or above the maximum, the actual OTG output voltage is limited. The DAC offset is 1.28V when OTG\_RANGE\_LOW bit = 0, and there is no offset when OTG\_RANGE\_LOW bit = 1.

\_\_\_\_

#### Table 35. OTGVoltage Register Details (I<sup>2</sup>C Address = 0x07)

| BITS   | BIT NAME            | DESCRIPTION                                                            | PORV | TYPE |
|--------|---------------------|------------------------------------------------------------------------|------|------|
| D[7:6] | Reserved            | Reserved.                                                              | 00   | R/W  |
| D[5]   | OTG Voltage, Bit 11 | 0 = Add 0mV of OTG voltage (default)<br>1 = Add 16384mV of OTG voltage | 0    | R/W  |
| D[4]   | OTG Voltage, Bit 10 | 0 = Add 0mV of OTG voltage (default)<br>1 = Add 8192mV of OTG voltage  | 0    | R/W  |
| D[3]   | OTG Voltage, Bit 9  | 0 = Add 0mV of OTG voltage (default)<br>1 = Add 4096mV of OTG voltage  | 0    | R/W  |
| D[2]   | OTG Voltage, Bit 8  | 0 = Add 0mV of OTG voltage (default)<br>1 = Add 2048mV of OTG voltage  | 0    | R/W  |
| D[1]   | OTG Voltage, Bit 7  | 0 = Add 0mV of OTG voltage (default)<br>1 = Add 1024mV of OTG voltage  | 0    | R/W  |
| D[0]   | OTG Voltage, Bit 6  | 0 = Add 0mV of OTG voltage (default)<br>1 = Add 512mV of OTG voltage   | 0    | R/W  |

#### Table 36. OTGVoltage Register Details ( $I^2C$ Address = 0x06)

| BITS   | BIT NAME           | DESCRIPTION                                                          | PORV | TYPE |
|--------|--------------------|----------------------------------------------------------------------|------|------|
| D[7]   | OTG Voltage, Bit 5 | 0 = Add 0mV of OTG voltage (default)<br>1 = Add 256mV of OTG voltage | 0    | R/W  |
| D[6]   | OTG Voltage, Bit 4 | 0 = Add 0mV of OTG voltage (default)<br>1 = Add 128mV of OTG voltage | 0    | R/W  |
| D[5]   | OTG Voltage, Bit 3 | 0 = Add 0mV of OTG voltage (default)<br>1 = Add 64mV of OTG voltage  | 0    | R/W  |
| D[4]   | OTG Voltage, Bit 2 | 0 = Add 0mV of OTG voltage (default)<br>1 = Add 32mV of OTG voltage  | 0    | R/W  |
| D[3]   | OTG Voltage, Bit 1 | 0 = Add 0mV of OTG voltage (default)<br>1 = Add 16mV of OTG voltage  | 0    | R/W  |
| D[2]   | OTG Voltage, Bit 0 | 0 = Add 0mV of OTG voltage (default)<br>1 = Add 8mV of OTG voltage   | 0    | R/W  |
| D[1:0] | Reserved           | Reserved.                                                            | 00   | R/W  |



## OTGCurrent Register (I<sup>2</sup>C Address = 0x09/08) [Reset = 0x0000]

The OTG output current limit is set in OTGCurrent register (REG0x09/08).

#### Table 37. OTGCurrent Register Details (I<sup>2</sup>C Address = 0x09)

| BITS | BIT NAME                       | DESCRIPTION                                | PORV | TYPE |
|------|--------------------------------|--------------------------------------------|------|------|
| D[7] | Reserved                       | Reserved.                                  | 0    | R/W  |
| D[6] | OTG Current Set by Host, Bit 6 |                                            | 0    | R/W  |
| D[5] | OTG Current Set by Host, Bit 5 |                                            | 0    | R/W  |
| D[4] | OTG Current Set by Host, Bit 4 | n = D[6:0]                                 | 0    | R/W  |
| D[3] | OTG Current Set by Host, Bit 3 | OTG Output Current Limit Value = 50×n (mA) | 0    | R/W  |
| D[2] | OTG Current Set by Host, Bit 2 | Range: 0mA (000 0000) - 6350mA (111 1111)  | 0    | R/W  |
| D[1] | OTG Current Set by Host, Bit 1 |                                            | 0    | R/W  |
| D[0] | OTG Current Set by Host, Bit 0 |                                            | 0    | R/W  |

#### Table 38. OTG Current Register Details (I<sup>2</sup>C Address = 0x08)

| BITS   | BIT NAME | DESCRIPTION | PORV      | TYPE |
|--------|----------|-------------|-----------|------|
| D[7:0] | Reserved | Reserved.   | 0000 0000 | R/W  |

## ADCVBUS/PSYS Register (I<sup>2</sup>C Address = 0x27/26)

- VBUS: Range from 3200mV to 19520mV with 64mV LSB
- PSYS: Range from 0V to 3.06V with 12mV LSB

#### Table 39. ADCVBUS/PSYS Register Details (I<sup>2</sup>C Address = 0x27)

| BITS   | BIT NAME | DESCRIPTION                           | PORV      | TYPE |
|--------|----------|---------------------------------------|-----------|------|
| D[7:0] |          | 8-Bit Digital Output of Input Voltage | 0000 0000 | R    |

#### Table 40. ADCVBUS/PSYS Register Details (I<sup>2</sup>C Address = 0x26)

| BITS   | BIT NAME | DESCRIPTION                          | PORV      | TYPE |
|--------|----------|--------------------------------------|-----------|------|
| D[7:0] |          | 8-Bit Digital Output of System Power | 0000 0000 | R    |

## ADCIBAT Register (I<sup>2</sup>C Address = 0x29/28)

- ICHG: Range from 0A to 8.128A with 64mA LSB
- IDCHG: Range from 0A to 32.512A with 256mA LSB

#### Table 41. ADCIBAT Register Details (I<sup>2</sup>C Address = 0x29)

| BITS   | BIT NAME | DESCRIPTION                                    | PORV     | TYPE |
|--------|----------|------------------------------------------------|----------|------|
| D[7]   | Reserved | Reserved.                                      | 0        | R    |
| D[6:0] |          | 7-Bit Digital Output of Battery Charge Current | 000 0000 | R    |

#### Table 42. ADCIBAT Register Details (I<sup>2</sup>C Address = 0x28)

| BITS   | BIT NAME | DESCRIPTION                                       | PORV     | TYPE |
|--------|----------|---------------------------------------------------|----------|------|
| D[7]   | Reserved | Reserved.                                         | 0        | R    |
| D[6:0] |          | 7-Bit Digital Output of Battery Discharge Current | 000 0000 | R    |



# ADCIINCMPIN Register (I<sup>2</sup>C Address = 0x2B/2A)

• IIN: Range from 0A to 12.75A with 50mA LSB

CMPIN: Range from 0V to 3.06V with 12mV LSB

#### Table 43. ADCIINCMPIN Register Details (I<sup>2</sup>C Address = 0x2B)

| BITS   | BIT NAME | DESCRIPTION                           | PORV      | TYPE |
|--------|----------|---------------------------------------|-----------|------|
| D[7:0] |          | 8-Bit Digital Output of Input Current | 0000 0000 | R    |

#### Table 44. ADCIINCMPIN Register Details (I<sup>2</sup>C Address = 0x2A)

| BITS   | BIT NAME | DESCRIPTION                           | PORV      | TYPE |
|--------|----------|---------------------------------------|-----------|------|
| D[7:0] |          | 8-Bit Digital Output of CMPIN voltage | 0000 0000 | R    |

## ADCVSYSVBAT Register ( $I^2C$ Address = 0x2D/2C)

• VSYS: Range from 2.88V to 19.2V with 64mV LSB

• VBAT: Range from 2.88V to 19.2V with 64mV LSB

#### Table 45. ADCVSYSVBAT Register Details (I<sup>2</sup>C Address = 0x2D)

| BITS   | BIT NAME | DESCRIPTION                            | PORV      | TYPE |
|--------|----------|----------------------------------------|-----------|------|
| D[7:0] |          | 8-Bit Digital Output of System Voltage | 0000 0000 | R    |

#### Table 46. ADCVSYSVBAT Register Details (I<sup>2</sup>C Address = 0x2C)

| BITS   | BIT NAME | DESCRIPTION                             | PORV      | TYPE |
|--------|----------|-----------------------------------------|-----------|------|
| D[7:0] |          | 8-Bit Digital Output of Battery Voltage | 0000 0000 | R    |

## **ID Registers**

## ManufactureID Register (I<sup>2</sup>C Address = 0x2E) [Reset = 0x07]

#### Table 47. ManufactureID Register Details

| BITS   | BIT NAME       | DESCRIPTION      | PORV      | TYPE |
|--------|----------------|------------------|-----------|------|
| D[7:0] | MANUFACTURE_ID | 0x07, read only. | 0000 0111 | R    |

## DeviceID (DeviceAddress) Register (I<sup>2</sup>C Address = 0x2F) [Reset = 0x88]

#### Table 48. DeviceID (DeviceAddress) Register Details

| BITS   | BIT NAME  | DESCRIPTION                                     | PORV      | TYPE |
|--------|-----------|-------------------------------------------------|-----------|------|
| D[7:0] | DEVICE_ID | l <sup>2</sup> C, read only.<br>0x88 = SGM41573 | 1000 1000 | R    |

#### Setting Other Charge Options ChargeOption4 Register (I<sup>2</sup>C Address = 0x3C) [Reset = 0x00]

#### Table 49. ChargeOption4 Register Details ( $I^2C$ Address = 0x3C)

| BITS   | BIT NAME         | DESCRIPTION                                                                                                                                                                                                                      | PORV    | TYPE |
|--------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|
| D[7:2] | Reserved         | Reserved.                                                                                                                                                                                                                        | 00 0000 | R/W  |
| D[1:0] | PKPWR_TMAX2[1:0] | Peak Power Mode Overload and Relax Cycle Time<br>00 = The time follows the same PKPWR_TMAX[1:0] bits setting in<br>ChargeOption2 register (I <sup>2</sup> C address = 0x33) (default)<br>01 = 100ms<br>10 = 500ms<br>11 = 1000ms | 00      | R/W  |



# **APPLICATION INFORMATION**

The SGM41573 is a synchronous Buck-Boost battery charge controller with NVDC power path management. It is typically used as a charger controller with portable applications such as notebooks, tablets and other mobile devices with rechargeable batteries.

## **Design Requirements**

Table 50 provides a list of requirements for a typical application design. Input voltage and current are specified based on the adapter specifications and minimum system voltage. Battery charge voltage and charge current are determined based on the battery specifications.

 Table 50. Design Requirements for a 2-Cell Battery

 Application

| Design Parameter       | Example Values (for a 2-Cell Battery) |  |  |  |
|------------------------|---------------------------------------|--|--|--|
| Input Voltage          | 3.5V < Adapter Voltage < 24V          |  |  |  |
| Input Current Limit    | 3.2A (for a 65W Adapter)              |  |  |  |
| Battery Charge Voltage | 8400mV                                |  |  |  |
| Battery Charge Current | 3072mA                                |  |  |  |
| Minimum System Voltage | 6144mV                                |  |  |  |

## **Detailed Design Procedure**

Many parameters such as charging current and voltage can be configured by the software. Figure 2 shows a simplified application circuit. Inductor, capacitor, and MOSFET are essential for the converter.

## **ACP-ACN** Input Filter

Because the SGM41573 uses average current mode control, proper sensing of the input current is critical to recover the inductor current ripple. This current is sensed by the differential voltage between ACP and ACN across  $R_{AC}$ 

resistor. Parasitic inductances over the shunt and PCB connections must be avoided because they cause high frequency ringing on ACP-ACN and deteriorate the sensed current. Large parasitic inductance can also cause current loop instability. The filter suggested in Figure 14 can be used to remove such parasitic noises. Insignificant delays would not deteriorate the loop stability.

#### **Inductor Selection**

Two fixed switching frequencies ( $f_S$ ) can be selected. Choose the higher one to reduce the inductor and capacitors values. Select the inductor saturation current larger than maximum charging current ( $I_{CHG}$ , plus system current if there is any system load) plus half the peak-to-peak ripple current ( $I_{RIPPLE BUCK}$ ) for the Buck mode:

$$I_{SAT} \ge I_{CHG} + (1/2) I_{RIPPLE\_BUCK}$$
(3)

Select the inductor saturation current which is larger than the maximum input current plus half the peak-to-peak ripple current ( $I_{RIPPLE\_BOOST}$ ) for the Boost mode:

$$I_{SAT} \ge I_{IN} + (1/2) I_{RIPPLE\_BOOST}$$
(4)

In Buck CCM mode (D =  $V_{BAT}/V_{IN}$ ), the inductor ripple current is determined by:

$$|_{\text{RIPPLE}_BUCK} = \frac{V_{\text{IN}} \times D \times (1 - D)}{f_{\text{S}} \times L}$$
(5)

And in Boost CCM mode (D = 1 -  $V_{IN}/V_{BAT}$ ), the inductor ripple current is determined by:

$$I_{RIPPLE\_BOOST} = (V_{IN} \times D)/(f_S \times L)$$



Figure 14. ACN-ACP Input Filter



# SGM41573

# **APPLICATION INFORMATION (continued)**

In Buck mode, the maximum ripple current occurs around D = 0.5. For example, for a 3-cell battery, the charging voltage range is 9V to 12.6V and if a 20V adapter voltage is applied, the inductor current ripple is maximum when the battery voltage is around 10V. For a 4-cell battery (12V to 16.8V voltage range), when battery voltage is 12V, the inductor ripple current is at its maximum.

Typically the inductance is selected such that the ripple is within 20% to 40% of the maximum charging current for a tradeoff between the inductor losses and its dimensions.

#### **Input Capacitor**

The input capacitor must tolerate the inductor ripple current. With a pulse current duty cycle of D and the DC charging current of  $I_{CHG}$  (plus system current if there is any system load), the RMS current can be estimated of the Buck mode by Equation 6:

$$I_{CIN\_BUCK} = I_{CHG} \times \sqrt{D \times (1 - D)}$$
(6)

Note that around D = 0.5 the RMS current in the capacitor is maximum.

The RMS current can be estimated of Boost mode by Equation 7:

$$I_{\text{CIN}\_\text{BOOST}} = \frac{I_{\text{RIPPLE}\_\text{BOOST}}}{2 \times \sqrt{3}} \approx 0.29 \times I_{\text{RIPPLE}\_\text{BOOST}}$$
(7)

Use low ESR ceramic capacitor (X7R or X5R etc.) for input decoupling and place them before current sense resistor and as close as possible to the power stage. The capacitance between the  $R_{AC}$  (current sense resistor) and the power stage should not be too large. Otherwise, the ripple information of the inductor current will be distorted. Consider ceramic capacitor (MLCC) DC bias voltage derating (which may leads significant capacitance drop) of the capacitors for choosing their rated voltage. Tantalum capacitors (POSCAP) can avoid DC bias effect and temperature variation effect which is recommended for higher power application.

In addition, the input capacitor of the system in OTG mode is changed to the output capacitance of OTG. It should also be considered that the input capacitance can affect the output voltage ripple and transient response in OTG mode.

### **Output Capacitor**

The output capacitor (on the system) must have enough RMS current rating to carry the inductor switching ripple and provides enough energy for system transient current demands. For the Buck mode,  $I_{COUT}$  ( $C_{OUT}$  RMS current) can be calculated by:

$$I_{\text{COUT}\_BUCK} = \frac{I_{\text{RIPPLE}\_BUCK}}{2 \times \sqrt{3}} \approx 0.29 \times I_{\text{RIPPLE}\_BUCK}$$
(8)

The output voltage ripple can be calculated by:

$$\Delta V_{O_BUCK} = \frac{V_{OUT}}{8LC_{OUT}f_s^2} \left(1 - \frac{V_{OUT}}{V_{VBUS}}\right)$$
(9)

For the Boost mode,  $I_{\text{COUT}}$  (C\_{\text{OUT}} RMS current) can be calculated by:

$$I_{\text{COUT}_BOOST} = I_{\text{IN}} \times \sqrt{D \times (1 - D)}$$
(10)

The output voltage ripple can be calculated by:

$$\Delta V_{O_BOOST} = \frac{I_{CHG} \times D}{f_{SW} \times C_{OUT}}$$
(11)

For the best stability, place at least a  $10\mu F/0805$  capacitor after the charge current sense resistor (R\_{SR}).

#### **Power MOSFETs Selection**

Four N-channel MOSFETs are needed for the charger's synchronous switching converter along with one P-channel MOSFET for BATFET. The internal gate drivers provide 5.6V drive voltage.

To tradeoff between conduction and switching losses, the figure-of-merit (FOM) is a common parameter used for switch comparison. The FOM is defined as the product of the MOSFETs  $R_{DS(ON)}$  to its gate-to-drain charge, and  $Q_{GD}$  is for top-side switches. The  $R_{DS(ON)}$  times total gate charge, and  $Q_{G}$  is for the bottom-side switches.

 $FOM_{TOP} = R_{DS(ON)} \times Q_{GD}$ ;  $FOM_{BOTTOM} = R_{DS(ON)} \times Q_{G}$  (12)

A lower FOM value shows smaller total loss. Switches with lower  $R_{\text{DS}(\text{ON})}$  in the same package are usually more expensive. 30V or higher voltage rating MOSFETs are preferred, the  $C_{\text{ISS}}$  of N-channel MOSFET should be chosen less than 1nF.

The top-side MOSFET loss can be calculated as (Buck mode):

$$P_{\text{TOP}} = D \times I_{\text{CHG}}^{2} \times R_{\text{DS(ON)}} + \frac{1}{2} \times V_{\text{IN}} \times I_{\text{CHG}} \times \left(t_{\text{ON}} + t_{\text{OFF}}\right) \times f_{\text{S}} (13)$$



# **APPLICATION INFORMATION (continued)**

The first and second terms represents the conduction and switching losses respectively.  $t_{\text{ON}}$  and  $t_{\text{OFF}}$  are switch turn on and turn off times which are given by:

$$t_{\rm ON} = \frac{Q_{\rm SW}}{I_{\rm ON}}, t_{\rm OFF} = \frac{Q_{\rm SW}}{I_{\rm OFF}}$$
(14)

Where  $I_{ON}$  and  $I_{OFF}$  are gate drive currents.  $Q_{SW}$  is the switching charge. It can also be estimated by the following equation if it is not given:

$$Q_{SW} = Q_{GD} + \frac{1}{2} \times Q_{GS}$$
(15)

The gate driving/sinking currents can be estimated from (16) in which the  $V_{REGN}$  is the REGN voltage,  $V_{PLT}$  is the MOSFET plateau voltage,  $R_{ON}$  is the total turn-on gate resistance, and  $R_{OFF}$  is the total driver turn-off gate resistance:

$$I_{ON} = \frac{V_{REGN} - V_{PLT}}{R_{ON}}, I_{OFF} = \frac{V_{PLT}}{R_{OFF}}$$
(16)

For the bottom switches, the conduction loss in synchronous continuous conduction mode is given by:

$$P_{BOTTOM} = (1 - D) \times I_{CHG}^2 \times R_{DS(ON)}$$
(17)

#### **MOSFET Gate Drive**

In some applications, it may be necessary to slow down the dV/dt of MOSFETs to optimize EMI noise. It is recommended to use a series resistor on the bootstrap capacitor side or add an RC snubber instead of adding a series gate drive resistor.

## **Power Supply Recommendations**

An adapter with 3.58V to 24V voltage which is capable to provide at least 500mA can be used with this device. CHRG\_OK = HIGH shows that adapter is powering the system through the charger. If the adapter is removed, the system will connect to the battery through BATFET. Usually, the battery depletion threshold is larger than the minimum system voltage setting such that full battery capacity can be utilized.

#### **Layout Guidelines**

A good layout is critical for proper performance of a switching charger. To reduce the switching losses, the hard switching rise and fall times of the switching nodes should be minimized. Also, to reduce electric and magnetic couplings and noise radiation from the high frequency path, the loop area and conductor surfaces must be minimized. A list of PCB layout guidelines is given below. It is important to prioritize these guidelines in the as ordered in this list.

1. Place the input capacitor right on the supply and ground connection points of switching legs and on the same layer with the switches. Avoid vias in the high frequency current paths if possible.

2. Keep the device close to the switch gate pins to minimize gate drive trace lengths. The device can be placed on the opposite side of the PCB. Connect the gates with some parallel vias to minimize gate connection impedance.

3. Place the inductor pins as close as possible to the switching nodes. Keep the switching node connections short and wide with minimal copper area to minimize capacitive coupling noise and radiation. Do not use multiple traces in parallel layers. Try to minimize parasitic capacitance from this area to any other trace or plane, especially the sensitive analog signal traces.

4. Place the charge current sense resistor right next to the inductor output. Use kelvin contact to connect the sense traces across the shunt resistor and keep both traces on the same layer, close to each other and away from high current paths. Place a decoupling capacitor between sense lines just before reaching the device.

5. Place one of the output capacitors next to the battery sensing resistor and ground.

6. Connect the ground returns of the input and output capacitors together and then connect them to the system ground to minimize high frequency current loop areas and path length.

7. Connect the charger power and analog grounds only at one point just beneath the device (thermal pad). Pour analog ground copper planes but keep them away from power pins to minimize inductive and capacitive noise coupling.

8. Use separate routes for analog and power grounds. Connect analog and power grounds at one point on the thermal pad or use a  $0\Omega$  resistor as connection to separate analog and power ground nets in the layout. In this case, tie the thermal pad to the analog ground if possible.

9. Always place the decoupling capacitors right next to the device pins with the shortest possible traces.

10. It is important to solder the device thermal pad and use proper thermal vias to conduct the heat to the backside ground plane of the board for cooling.

11. Choose proper size and quantity of vias in each current path.



# **APPLICATION INFORMATION (continued)**

## **Recommended PCB layout**

The layout example of top layer (including all the key power components) is shown below based on the above layout guidelines.



Figure 15. PCB Layout Example

# **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| APRIL 2025 – REV.A.4 to REV.B                   | Page |
|-------------------------------------------------|------|
| Updated Typical Application Circuit section     |      |
| Updated Application Information section         |      |
| OCTOBER 2024 – REV.A.3 to REV.A.4               | Page |
| Updated Absolute Maximum Ratings section        |      |
| Updated Application Information section         | 57   |
| SEPTEMBER 2024 – REV.A.2 to REV.A.3             | Page |
| Updated Electrical Characteristics section      |      |
| Updated Typical Application Circuit section     | 20   |
| Updated Detailed Description section            |      |
| APRIL 2024 – REV.A.1 to REV.A.2                 | Page |
| Updated Typical Application Circuit section     |      |
| OCTOBER 2023 – REV.A to REV.A.1                 | Page |
| Updated Register and Data section               |      |
| Changes from Original (AUGUST 2023) to REV.A    | Page |
| Changed from product preview to production data | All  |

# PACKAGE OUTLINE DIMENSIONS TQFN-4×4-32AL



| Symbol | Dimensions In Millimeters |       |       |  |  |  |
|--------|---------------------------|-------|-------|--|--|--|
| Symbol | MIN                       | NOM   | MAX   |  |  |  |
| A      | 0.700                     | 0.750 | 0.800 |  |  |  |
| A1     | 0.000                     | -     | 0.050 |  |  |  |
| A2     | 0.200 REF                 |       |       |  |  |  |
| D      | 3.900                     | 4.000 | 4.100 |  |  |  |
| E      | 3.900                     | 4.000 | 4.100 |  |  |  |
| D1     | 2.700                     | 2.800 | 2.900 |  |  |  |
| E1     | 2.700                     | 2.800 | 2.900 |  |  |  |
| b      | 0.150                     | 0.200 | 0.250 |  |  |  |
| e      | 0.400 BSC                 |       |       |  |  |  |
| L      | 0.250                     | 0.300 | 0.350 |  |  |  |

NOTE: This drawing is subject to change without notice.



# TAPE AND REEL INFORMATION

## **REEL DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

## KEY PARAMETER LIST OF TAPE AND REEL

| Package Type  | Reel<br>Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|------------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------|
| TQFN-4×4-32AL | 13″              | 12.4                     | 4.30       | 4.30       | 1.10       | 4.0        | 8.0        | 2.0        | 12.0      | Q2               |



# **CARTON BOX DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

# **KEY PARAMETER LIST OF CARTON BOX**

| Reel Type | Length<br>(mm) | Width<br>(mm) | Height<br>(mm) | Pizza/Carton |        |
|-----------|----------------|---------------|----------------|--------------|--------|
| 13″       | 386            | 280           | 370            | 5            | DD0002 |