

# SGM865 Quad UV/OV Positive/Negative Voltage Supervisor

## **GENERAL DESCRIPTION**

The SGM865 is a quad voltage monitoring IC designed for supervising multiple power rails in various applications. Each monitored rail features two input pins, VHx and VLx (x = 1, 2, 3, 4), enabling simultaneous detection of over-voltage (OV) and under-voltage (UV) conditions. A shared active-low output pin, nUV/nOV, indicates the status of all monitored rails.

The SGM865 provides a 1V buffered reference output (REF), which can be used as an offset when detecting negative voltages. Additionally, the three-state SEL pin allows configuration of the polarity for VH3/VL3 and VH4/VL4, supporting both positive and negative supply monitoring.

The device integrates an internal shunt regulator, allowing it to operate in high-voltage systems. To protect the VCC pin, a resistor must be added between the main supply rail and VCC, limiting current flow to no more than 10mA. If the supply voltage exceeds 5.5V, the internal shunt regulator will automatically regulate the VCC voltage.

The SGM865 offers two models. The SGM865A/C latches the nOV pin under OV condition by pulling down the nLATCH pin and can be cleared by toggling the nLATCH pin. The SGM865B/D can pull high the nOV and nUV pins with the DIS pin no matter what the monitored signal voltage is.

The SGM865 is available in Green SSOP-16 and TQFN- $3\times3-16L$  packages. It operates over the junction temperature range of - $40^{\circ}C$  to + $125^{\circ}C$ .

## **FEATURES**

- Quad UV/OV Positive/Negative Supervisor
- Supervise Up to 2 Negative Rails
- High Threshold Accuracy: ±2%
- Low Supply Current: 35µA (TYP)
- Adjustable UV and OV Input Thresholds
- Adjustable Reset Timeout with Disable Option
- 1V Buffered Reference Output
- Open-Drain OV/UV Reset Outputs
- Guaranteed Outputs Valid at V<sub>cc</sub> = 1V
- Glitch Immunity
- Available in Green SSOP-16 and TQFN-3×3-16L Packages

# APPLICATIONS

Communication Equipment Enterprise Servers FPGA/DSP Voltage Monitoring Medical Equipment

# TYPICAL APPLICATION



Figure 1. Typical Application Circuit



## PACKAGE/ORDERING INFORMATION

| MODEL   | PACKAGE<br>DESCRIPTION | SPECIFIED<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER | PACKAGE<br>MARKING        | PACKING<br>OPTION   |
|---------|------------------------|-----------------------------------|--------------------|---------------------------|---------------------|
| SGM865A | SSOP-16                | -40℃ to +125℃                     | SGM865AXQS16G/TR   | SGM865A<br>XQS16<br>XXXXX | Tape and Reel, 4000 |
| SGM865B | SSOP-16                | -40℃ to +125℃                     | SGM865BXQS16G/TR   | SGM865B<br>XQS16<br>XXXXX | Tape and Reel, 4000 |
| SGM865C | TQFN-3×3-16L           | -40°C to +125°C                   | SGM865CXTQ16G/TR   | 865CTQ<br>XXXXX           | Tape and Reel, 4000 |
| SGM865D | TQFN-3×3-16L           | -40°C to +125°C                   | SGM865DXTQ16G/TR   | 865DTQ<br>XXXXX           | Tape and Reel, 4000 |

## MARKING INFORMATION

NOTE: XXXXX = Date Code, Trace Code and Vendor Code.



- Vendor Code
- ——— Trace Code

— Date Code - Year

Green (RoHS & HSF): SG Micro Corp defines "Green" to mean Pb-Free (RoHS compatible) and free of halogen substances. If you have additional comments or questions, please contact your SGMICRO representative directly.

## **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage, V <sub>CC</sub>         | 0.3V to $V_{\text{SHUNT}}$ |
|-----------------------------------------|----------------------------|
| nUV, nOV Voltage                        | 0.3V to 16V                |
| TIMER, SEL Voltage                      | 0.3V to $V_{CC}$ + 0.3V    |
| VLx, VHx, nLATCH, DIS Voltage           | 0.3V to 7V                 |
| Supply Current, I <sub>CC</sub>         | 10mA                       |
| Reference Load Current, IREF            | ±1mA                       |
| nUV, nOV Current, $I_{nUV}$ , $I_{nOV}$ | 10mA                       |
| Package Thermal Resistance              |                            |
| SSOP-16, θ <sub>JA</sub>                | 91.3°C/W                   |
| SSOP-16, θ <sub>JB</sub>                | 52.7°C/W                   |
| SSOP-16, θ <sub>JC</sub>                | 55.5°C/W                   |
| TQFN-3×3-16L, θ <sub>JA</sub>           | 39.1°C/W                   |
| TQFN-3×3-16L, θ <sub>JB</sub>           | 18.3°C/W                   |
| TQFN-3×3-16L, θ <sub>JC (TOP)</sub>     | 47.7°C/W                   |
| TQFN-3×3-16L, θ <sub>JC (BOT)</sub>     | 7.5°C/W                    |
| Junction Temperature                    | +150°C                     |
| Storage Temperature Range               | 65°C to +150°C             |
| Lead Temperature (Soldering, 10s)       | +260°C                     |
| ESD Susceptibility (1) (2)              |                            |
| НВМ                                     | ±4000V                     |
| CDM                                     | ±1000V                     |

#### NOTES:

1. For human body model (HBM), all pins comply with ANSI/ESDA/JEDEC JS-001 specifications.

2. For charged device model (CDM), all pins comply with ANSI/ESDA/JEDEC JS-002 specifications.

## **RECOMMENDED OPERATING CONDITIONS**

Operating Junction Temperature Range...... -40°C to +125°C

## **OVERSTRESS CAUTION**

Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Functional operation of the device at any conditions beyond those indicated in the Recommended Operating Conditions section is not implied.

## **ESD SENSITIVITY CAUTION**

This integrated circuit can be damaged if ESD protections are not considered carefully. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because even small parametric changes could cause the device not to meet the published specifications.

## DISCLAIMER

SG Micro Corp reserves the right to make any change in circuit design, or specifications without prior notice.



## **PIN CONFIGURATIONS**



## **PIN DESCRIPTION**

|      |      |      | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                              |
|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SSOP | TQFN | NAME | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                              |
| 1    | 16   | VH1  | UV Detector Input 1. If the VH1 voltage drops below 0.5V, an under-voltage condition is detected. Connect it to VCC if not used.                                                                                                                                                                                                                                                                      |
| 2    | 1    | VL1  | OV Detector Input 1. If the VL1 voltage rises above 0.5V, an over-voltage condition is detected. Connect it to GND if not used.                                                                                                                                                                                                                                                                       |
| 3    | 2    | VH2  | UV Detector Input 2. If the VH2 voltage drops below 0.5V, an under-voltage condition is detected. Connect it to VCC if not used.                                                                                                                                                                                                                                                                      |
| 4    | 3    | VL2  | OV Detector Input 2. If the VL2 voltage rises above 0.5V, an over-voltage condition is detected. Connect it to GND if not used.                                                                                                                                                                                                                                                                       |
| 5    | 4    | VH3  | UV Detector Input 3. The polarity of this input is determined by the state of the SEL pin as shown in Table 1. When the SEL pin is tied to VCC or left floating, and the VH3 voltage drops below 0.5V, an under-voltage condition is detected. On the contrary, when the SEL pin is tied to GND and the input drops below 0.5V, an over-voltage condition is detected. Connect it to VCC if not used. |
| 6    | 5    | VL3  | OV Detector Input 3. The polarity of this input is determined by the state of the SEL pin as shown in Table 1. When the SEL pin is tied to VCC or left floating, and the VL3 voltage rises above 0.5V, an over-voltage condition is detected. On the contrary, when the SEL pin is tied to GND and the input rises above 0.5V, an under-voltage condition is detected. Connect it to GND if not used. |

# Quad UV/OV Positive/Negative Voltage Supervisor

# **PIN DESCRIPTION (continued)**

| PIN  |                |        | EUNCTION                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|------|----------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| SSOP | TQFN           | NAME   | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 7    | 6              | VH4    | UV Detector Input 4. The polarity of this input is determined by the state of the SEL pin (see Table 1). When the SEL pin is tied to VCC and the VH4 voltage drops below 0.5V, an under-voltage condition is detected. On the contrary, when the SEL pin is tied to GND or left floating, and the input drops below 0.5V, an over-voltage condition is detected. Connect it to VCC if not used. |  |  |  |
| 8    | 7              | VL4    | OV Detector Input 4. The polarity of this input is determined by the state of the SEL pin (see Table 1). When the SEL pin is tied to VCC and the VL4 voltage rises above 0.5V, an over-voltage condition is detected. On the contrary, when the SEL pin is tied to GND or left floating, and the input rises above 0.5V, an under-voltage condition is detected. Connect it to GND if not used. |  |  |  |
| 9    | 8              | GND    | Ground.                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| 10   | 9              | REF    | Buffered Reference Output. The typical output voltage is 1V and is designed to supervise negative voltages. It can supply ±1mA current and drive loads no larger than 1nF. Note that larger capacitive loads can cause instability. Leave it floating if not used.                                                                                                                              |  |  |  |
| 11   | 10             | nOV    | Over-Voltage Reset Output. nOV is asserted low if an over-voltage event is monitored from VL1 to VL4 inputs. The SGM865A and SGM865C allow nOV to be latched low. The SGM865B and SGM865D hold nOV low for an adjustable timeout period determined by the TIMER capacitor. This pin has a weak pull-up to VCC and can be pulled up to 16V externally.                                           |  |  |  |
| 12   | 11             | nUV    | Under-Voltage Reset Output. nUV is asserted low if an under-voltage event is monitored from VH1 to VH4 inputs. The nUV pin remains low for an adjustable timeout set by the external capacitor on the TIMER pin. This pin has a weak pull-up to VCC and can be pulled up to 16V externally.                                                                                                     |  |  |  |
|      |                | nLATCH | For SGM865A/SGM865C: nOV Latch Bypass Input/Clear Pin. If this pin is pulled high, the nOV latch will be cleared and work as what the nUV output does. If this pin is pulled low, the nOV output will be latched when asserted.                                                                                                                                                                 |  |  |  |
| 13   | 12             | DIS    | For SGM865B/SGM865D: nOV and nUV Disable Input. If this pin is pulled high, the nOV and nUV outputs are held high no matter what the monitored voltages of the VHx and VLx input pins are. However, if a UVLO condition occurs, the nUV output is pulled low. DIS pin has a weak pull-down (1.6µA) to GND internally. Leave it floating if not used.                                            |  |  |  |
| 14   | 13             | SEL    | Input Polarity Select. Connect it to VCC or GND, or leave it open to select the polarity of VH3, VL3, VH4, and VL4 as shown in Table 1.                                                                                                                                                                                                                                                         |  |  |  |
| 15   | 14             | TIMER  | Adjustable Reset Delay Timer. Adjust the reset timeout delay by connecting the external capacitor to this pin. Connect it to VCC to bypass the timer.                                                                                                                                                                                                                                           |  |  |  |
| 16   | 15             | VCC    | Supply Voltage. Usually, the VCC pin works in the ranges of 2.3V to 5V. For voltages greater than 5.5V, this pin maintains 5.5V if a shunt resistor is used to limit the current flowing into the VCC pin to less than 10mA. If the resistor is not adopted, the voltage at this pin must not exceed 5V. A $0.1\mu$ F bypass capacitor or greater is recommended.                               |  |  |  |
| _    | Exposed<br>Pad | EP     | Exposed Pad. Connect it to GND.                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |

# **ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = 2.3V \text{ to } V_{SHUNT}, VLx = 0.45V, VHx = 0.55V, nLATCH = SEL = V_{CC}, DIS = Open, T_J = -40^{\circ}C$  to +125°C, typical values are measured at  $V_{CC} = 3.3V$  and  $T_J = +25^{\circ}C$ , unless otherwise noted.)

| PARAMETER                                               | SYMBOL                              | CONDITIONS                                                | MIN      | TYP   | MAX                | UNITS |  |
|---------------------------------------------------------|-------------------------------------|-----------------------------------------------------------|----------|-------|--------------------|-------|--|
| Shunt Regulator                                         |                                     |                                                           |          |       |                    |       |  |
| VCC Shunt Regulator Voltage                             | V <sub>SHUNT</sub>                  | I <sub>CC</sub> = 5mA                                     | 5.3      | 5.5   | 5.7                | V     |  |
| VCC Shunt Regulator Load Regulation                     | $\Delta V_{SHUNT}$                  | I <sub>CC</sub> = 2mA to 10mA                             |          | 10    | 200                | mV    |  |
| Supply                                                  |                                     |                                                           | <u>.</u> |       |                    |       |  |
| Supply Voltage <sup>(1)</sup>                           | V <sub>cc</sub>                     |                                                           | 2.3      |       | V <sub>SHUNT</sub> | V     |  |
| Minimum VCC Output Valid                                | $V_{\text{CCR}\_\text{MIN}}$        | DIS = 0V                                                  |          |       | 1                  | V     |  |
| Supply Under-Voltage Lockout                            | V <sub>CC_UVLO</sub>                | DIS = 0V, VCC rising                                      | 2.0      | 2.16  | 2.3                | V     |  |
| Supply Under-Voltage Lockout Hysteresis                 | $\Delta V_{\text{CC}\_\text{HYST}}$ | DIS = 0V                                                  | 5        | 30    | 60                 | mV    |  |
| Supply Current                                          | I <sub>CC</sub>                     | V <sub>CC</sub> = 2.3V to 5V, SEL = VCC (external source) |          | 35    | 75                 | μΑ    |  |
| Reference Output                                        |                                     | · · · · · ·                                               |          | •     | •                  |       |  |
| Reference Output Voltage                                | $V_{REF}$                           | I <sub>VREF</sub> = ±1mA                                  | 0.970    | 1     | 1.030              | V     |  |
| Under-Voltage/Over-Voltage Characterist                 | ics                                 |                                                           |          |       |                    |       |  |
| Under-Voltage/Over-Voltage Threshold                    | V <sub>UOT</sub>                    |                                                           | 490      | 500   | 510                | mV    |  |
| Under-Voltage/Over-Voltage Threshold to<br>Output Delay | t <sub>UOD</sub>                    | VHx = $V_{UOT}$ - 5mV or VLx = $V_{UOT}$ + 5mV            |          | 125   |                    | μs    |  |
| VHx VI x Input Current                                  | 1                                   | T <sub>J</sub> = +25°C                                    |          | 1     | ±15 nA             |       |  |
|                                                         | IVHL                                | T <sub>J</sub> = -40°C to +125°C                          |          | 1     | ±50                |       |  |
| nUV/nOV Timeout Period                                  | t <sub>UOTO</sub>                   | C <sub>TIMER</sub> = 1nF                                  | 6.6      | 8.9   | 11                 | ms    |  |
| nOV Latch Clear Input (SGM865A/SGM86                    | 5C)                                 |                                                           |          |       |                    |       |  |
| nOV Latch Clear Threshold Input High                    | V <sub>LATCH_IH</sub>               |                                                           | 1.2      |       |                    | V     |  |
| nOV Latch Clear Threshold Input Low                     | V <sub>LATCH_IL</sub>               |                                                           |          |       | 0.8                | V     |  |
| nLATCH Input Current                                    | I <sub>LATCH</sub>                  | V <sub>nLATCH</sub> > 0.5V                                |          | 0.01  | ±0.5               | μA    |  |
| Disable Input (SGM865B/SGM865D)                         |                                     |                                                           |          |       |                    |       |  |
| DIS Input High                                          | V <sub>DIS_IH</sub>                 |                                                           | 1.2      |       |                    | V     |  |
| DIS Input Low                                           | $V_{\text{DIS}\_\text{IL}}$         |                                                           |          |       | 0.8                | V     |  |
| DIS Input Current                                       | I <sub>DIS</sub>                    | V <sub>DIS</sub> > 0.5V                                   | 0.8      | 1.6   | 2.4                | μA    |  |
| Timer Characteristics                                   |                                     |                                                           |          |       |                    |       |  |
| TIMER Pull-Up Current                                   | I <sub>TIMER_UP</sub>               | $V_{\text{TIMER}} = 0V$                                   | -1.35    | -2    | -2.6               | μΑ    |  |
| TIMER Pull-Down Current                                 | $\mathbf{I}_{TIMER\_DOWN}$          | V <sub>TIMER</sub> = 1.6V                                 | 1.35     | 2     | 2.6                | μA    |  |
| TIMER Disable Voltage                                   | $V_{\text{TIMER}\_\text{DIS}}$      | Referenced to V <sub>CC</sub>                             | -90      | -250  |                    | mV    |  |
| Output Voltage                                          |                                     |                                                           |          |       |                    |       |  |
| Output Voltage High, nUV/nOV                            | V <sub>OH</sub>                     | $V_{CC}$ = 2.3V, $I_{nUV}$ = $I_{nOV}$ = -1 $\mu$ A       | 1        |       |                    | V     |  |
|                                                         | Va                                  | $V_{CC}$ = 2.3V, $I_{nUV}$ = $I_{nOV}$ = 2.5mA            |          | 0.1   | 0.2                | V     |  |
|                                                         | V OL                                | $V_{CC} = 1V, I_{UV} = 100 \mu A$                         |          | 0.005 | 0.03               | v     |  |
| Three-State Input SEL                                   | -                                   |                                                           |          |       |                    |       |  |
| High Level Input Voltage                                | VIH                                 |                                                           | 1.4      |       |                    | V     |  |
| Low Level Input Voltage                                 | V <sub>IL</sub>                     |                                                           |          |       | 0.4                | V     |  |
| SEL Pin Voltage When Left in High-Z State               | Vz                                  | I <sub>SEL</sub> = ±10μA                                  | 0.8      | 0.9   | 1.0                | V     |  |
| Maximum SEL Input Current                               | I <sub>SEL_MAX</sub>                | SEL tied to VCC or GND                                    |          |       | ±35                | μA    |  |

NOTE: 1. For the VCC pin, a shunt regulator begins to work when the VCC voltage rises above 5.5V and the current flowing into this pin must be constrained to no larger than 10mA. Usually, a shunt resistor is adopted to undertake the voltage drop.

# **TYPICAL PERFORMANCE CHARACTERISTICS**



# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**



SG Micro Corp

## FUNCTIONAL BLOCK DIAGRAM



Figure 2. Block Diagram

## **DETAILED DESCRIPTION**

## **Voltage Supervision**

The SGM865 is designed to monitor over-voltage and under-voltage conditions across up to four voltage rails. Each rail utilizes two dedicated pins of VLx and VHx. VLx is used to detect over-voltage, and VHx is used to detect under-voltage. These pins are fed into independent internal voltage comparators, where the input voltages are compared against a 0.5V reference voltage with  $\pm 2\%$  accuracy.

All under-voltage comparator outputs are connected to a shared nUV output terminal, while over-voltage comparator outputs converge at a centralized nOV output terminal. This configuration enables consolidated signaling for voltage anomaly detection.



Figure 3. Typical Applications Diagram

## **Polarity Configuration**

The SGM865 monitors both positive and negative voltage polarities for supply rails. The SEL pin, as a tri-state input, can be connected to VCC, GND, or left unconnected to define the polarity configuration of Inputs 3 and 4 (See Table 1). Note that the inputs 1 and

state is. When monitoring a positive voltage, the input employs

2 are positive polarity in default whatever the SEL pin

the three-resistor divider configuration shown in Figure 4. Here, VHx (under-voltage detection pin) is connected to the high-side node of the resistor divider, while VLx (over-voltage detection pin) connects to the low-side node.

For negative voltage monitoring, the internal functional paths of VLx and VHx are automatically rerouted. As illustrated in Figure 5, the negative supply voltage is connected using the same physical pin arrangement: VHx remains attached to the high-side divider node and VLx stays at the low-side node.

#### Monitoring Pin Connections Positive Voltage Monitoring Scheme

Figure 4 shows the positive voltage monitoring input connection, where  $V_M$  is the monitored supply voltage, and  $I_M$  is the current flowing through the resistor divider.  $V_{OV}$  is the over-voltage trip point, and  $V_{UV}$  is the under-voltage trip point.



Figure 4. Positive UV/OV Monitoring Configuration

| SEL Din          |          | Input 3    |              | Input 4  |              |              |  |
|------------------|----------|------------|--------------|----------|--------------|--------------|--|
| SEL FIII         | Polarity | UV         | OV Condition | Polarity | UV Condition | OV Condition |  |
| Connected to VCC | Positive | VH3 < 0.5V | VL3 > 0.5V   | Positive | VH4 < 0.5V   | VL4 > 0.5V   |  |
| Left Unconnected | Positive | VH3 < 0.5V | VL3 > 0.5V   | Negative | VL4 > 0.5V   | VH4 < 0.5V   |  |
| Connected to GND | Negative | VL3 > 0.5V | VH3 < 0.5V   | Negative | VL4 > 0.5V   | VH4 < 0.5V   |  |

Table 1. Polarity Configuration



Three external resistors (R<sub>X</sub>, R<sub>Y</sub> and R<sub>Z</sub>) split V<sub>M</sub> into two divided voltages: the high-side voltage (V<sub>PH</sub>) and the low-side voltage (V<sub>PL</sub>). V<sub>PH</sub> is linked to the VHx terminal, while V<sub>PL</sub> is connected to the VLx terminal. An over-voltage event is triggered when the measured V<sub>PL</sub> voltage on the VLx pin surpasses the 0.5V threshold. The formula for calculating V<sub>PL</sub> (the low-side voltage) is provided below:

$$V_{PL} = V_{OV} \times \left(\frac{R_z}{R_x + R_y + R_z}\right) = 0.5V$$
 (1)

Also,

$$R_{X} + R_{Y} + R_{Z} = \frac{V_{M}}{I_{M}}$$
(2)

Therefore, juggle the two equations mentioned above, and yield the value of  $R_z$ :

$$R_{z} = \frac{0.5 \times V_{M}}{V_{OV} \times I_{M}}$$
(3)

Likewise, the formula for calculating  $V_{\text{PH}}$  is provided below:

$$V_{PH} = V_{UV} \times \left(\frac{R_{Y} + R_{z}}{R_{x} + R_{y} + R_{z}}\right) = 0.5V \qquad (4)$$

And  $R_Y$  can be calculated through  $R_Z$  mentioned above:

$$R_{Y} = \frac{0.5 \times V_{M}}{V_{UV} \times I_{M}} - R_{Z}$$
(5)

Then,  $R_X$  can be calculated through  $R_Y$  and  $R_Z$ :

$$R_{x} = \frac{V_{M}}{I_{M}} - R_{z} - R_{y}$$
(6)

The calculation result is affected by the values of  $V_{\text{M}},\,I_{\text{M}},\,V_{\text{OV}}$  and  $V_{\text{UV}}.$ 

#### **Negative Voltage Monitoring Scheme**

Figure 5 shows the negative voltage monitoring input connection. A 1V reference voltage generated by the REF pin is required to provide the bias for negative voltage monitoring.



Figure 5. Negative UV/OV Monitoring Configuration

The equations in Positive Voltage Monitoring Scheme section require slight adjustments for negative voltage applications. Since a 1V reference is included in the total voltage drop calculation, this value must be subtracted from  $V_M$ ,  $V_{UV}$ , and  $V_{OV}$  parameters before applying them in the original formulas.

When monitoring negative voltages, the resistor divider network splits the voltage difference between the 1V reference and the negative supply rail into two components: high-side voltage ( $V_{NH}$ ) and low-side voltage ( $V_{NL}$ ). Like the positive voltage configuration,  $V_{NH}$  connects to the VHx pin while  $V_{NL}$  connects to the VLx pin. Additional implementation details can be found in the Voltage Monitoring Example section.

#### Threshold Accuracy

Ensuring precise reset threshold accuracy is critical, particularly at lower voltage levels. For instance, an FPGA system requiring a 1V core supply within  $\pm 6\%$  tolerance, whose power source maintains  $\pm 1\%$  regulation range, necessitates continuous voltage monitoring to stay within operational limits. As demonstrated in Figure 6, UV/OV detection must account for inherent supply voltage fluctuations that narrow the allowable threshold-setting window. In this scenario, all threshold parameters (including tolerances) must fit within a 0.05V monitoring range. Utilizing 0.1%-tolerance resistors, the SGM865 is able to achieve this precision requirement.





Figure 6. Monitoring Threshold Accuracy Example

## Voltage Monitoring Example

To demonstrate the functionality of SGM865 in practice, refer to the 1V input scenario in Figure 6, which incorporates a -12V power rail. The initial step involves selecting the baseline current through both resistor divider networks, which is assumed to be  $5\mu$ A here.

Given the 1V core supply requirement for FPGA ( $\pm 6\%$  tolerance) and the power source ( $\pm 1\%$  regulation accuracy), the UV and OV thresholds must be positioned within the center of the allowable monitoring window. Specifically, the thresholds are set at  $\pm 3.25\%$  of the nominal supply voltage. This results in a UV threshold of 0.9675V and an OV threshold of 1.0325V to ensure safe operation within the constrained voltage band.

Thus, the value of  $R_Z$  can be calculated as:

$$R_{z} = \frac{0.5 \times 1}{1.0325 \times (5 \times 10^{-6})} \approx 96.5 k\Omega$$
 (7)

Take the value of  $R_Z$  into Equation 8.

$$R_{Y} = \frac{0.5 \times 1}{0.9675 \times (5 \times 10^{-6})} - 96.5 k\Omega \approx 6.8 k\Omega$$
 (8)

And  $R_{\rm X}$  can be calculated by Equation 9 with  $R_{\rm Z}$  and  $R_{\rm Y}.$ 

$$R_{\chi} = \frac{1}{5 \times 10^{-6}} - 96.5 k\Omega - 6.8 k\Omega \approx 96.5 k\Omega \quad (9)$$

The design method aligns with the application requirements. As outlined, the 1V power rail has a  $\pm 6\%$  input tolerance and a  $\pm 1\%$  supply accuracy. This

means the OV monitoring threshold, accounting for all tolerance factors, must fall within the window from 1.01V to 1.06V. Similarly, the UV threshold must stay between 0.94V and 0.99V. The four extreme scenarios for minimum/maximum UV and OV thresholds are calculated below:

Minimum/maximum over-voltage threshold:

$$V_{\text{ov}_{\text{MIN}}} = 0.5V \times (1-2\%) \times \left(1 + \frac{(R_x - 0.1\%) + (R_y - 0.1\%)}{R_z + 0.1\%}\right)$$
$$= 0.49 \times \left(1 + \frac{(96500 + 6800) \times 0.999}{96500 \times 1.001}\right) = 1.013V > 1.01V$$
(10)

$$V_{\text{OV}_{\text{MAX}}} = 0.5 \text{V} \times \left(1 + 2\%\right) \times \left(1 + \frac{(\text{R}_{\text{X}} + 0.1\%) + (\text{R}_{\text{Y}} + 0.1\%)}{\text{R}_{\text{Z}} - 0.1\%}\right)$$
  
= 1.057 V < 1.06 V (11)

The maximum and minimum over-voltage threshold values lie within the 1.01V to 1.06V range specified.

Minimum/maximum under-voltage threshold:

$$V_{UV_{MIN}} = 0.5V \times (1-2\%) \times \left(1 + \frac{R_{X} - 0.1\%}{(R_{Y} + 0.1\%) + (R_{Z} + 0.1\%)}\right)$$
(12)  
= 0.947V > 0.94V  
$$V_{UV_{MAX}} = 0.5V \times (1+2\%) \times \left(1 + \frac{R_{X} + 0.1\%}{(R_{Y} - 0.1\%) + (R_{Z} - 0.1\%)}\right)$$
(13)  
= 0.987V < 0.99V

The values stay within the under-voltage range, and all four worst-case scenarios pass the tolerance check, confirming the design approach as valid.



Figure 7. Positive and Negative Supply Monitor Example

Next, for a -12V input defined with a  $\pm 20\%$  tolerance, the supply threshold precision is set to  $\pm 5\%$  relative to the -12V rail. This establishes an over-voltage threshold of -13.5V and an under-voltage threshold of -10.5V. The negative voltage setup mandates incorporating the 1V reference voltage into Equations 14 to 16. Specifically, the 1V reference is subtracted from V<sub>M</sub>, V<sub>UV</sub>, and V<sub>OV</sub>, with the absolute value of each result calculated.

Thus, the value of  $R_Z$  can be calculated as:

$$R_{z} = \frac{0.5 \times (|-12 - 1|)}{(|-13.5 - 1|) \times (5 \times 10^{-6})} \approx 89.8 k\Omega$$
(14)

Take the value of R<sub>z</sub> into Equation 15.

$$R_{Y} = \frac{0.5 \times (|-12 - 1|)}{(|-10.5 - 1|) \times (5 \times 10^{-6})} - 89.8 k\Omega \approx 23.4 k\Omega$$
(15)

And  $R_{X}$  can be calculated by Equation 16 with  $R_{Z}$  and  $R_{Y\!\cdot}$ 

$$R_{x} = \frac{|-12 - 1|}{5 \times 10^{-6}} - 89.8k\Omega - 23.4k\Omega \approx 2.49k\Omega \quad (16)$$

#### **Power-Up and Power-Down**

During power-up, when VCC reaches 1V, the active-low nUV pin is pulled to logic low, while the nOV pin rises to VCC. Once the VCC pin voltage stabilizes at 1V, the SGM865 ensures nUV is pulled low and nOV is driven high. When VCC exceeds  $V_{CC_UVLO}$ , the nUV and nOV states are determined by the VHx and VLx inputs. With valid VCC and VHx signals present, an internal timer initiates. After an adjustable delay period, nUV is weakly pulled up.

## nUV/nOV Timing Characteristics

For the active-low nUV output, it triggers whenever any of the four monitored voltages drops below its designated threshold. When VCC exceeds  $V_{CC_UVLO}$ , an internal timer maintains nUV in the low state for a programmable duration ( $t_{UOTO}$ ) following recovery of all monitored rails above their thresholds, providing stabilization time post-power-up. If any monitored voltage subsequently falls below its threshold, the timer

resets. Once all rails return above thresholds, the timer restarts.

Both nUV and nOV outputs remain asserted for an adjustable hold period after all faults clear, with the timeout duration set by an external capacitor connected to the TIMER pin.

## **Timer Capacitor Selection**

Note that the nUV and nOV outputs remain asserted for an adjustable hold period  $t_{UOTO}$  after all faults clear. The timeout duration  $t_{UOTO}$  is set by an external capacitor connected to the TIMER pin and can be calculated as:

$$C_{\text{TIMER}} = t_{\text{UOTO}} \times 112 \times 10^{-9} (\text{F/sec})$$
(17)

The nUV/nOV timeout period vs. capacitance curve in the Typical Performance Characteristics section shows the relationship between delay time and the timer capacitor value. A capacitor with a minimum value of 10pF is required. The selected timer capacitor must exhibit a leakage current higher than the minimum charging current of the TIMER pin ( $1.35\mu$ A). Connect the TIMER pin to VCC to disable the programmable timeout.



NOTE: If an input is set to monitor a negative voltage, VHx will indicate an over-voltage condition.

#### Figure 8. VHx Positive Voltage Monitoring





NOTE: If an input is set to monitor a negative voltage, VLx will indicate an under-voltage condition.

Figure 9. VLx Positive Voltage Monitoring

## nUV/nOV Output Characteristics

The nOV and nUV outputs include a strong grounding pull-down and a weak internal pull-up to VCC. This setup allows the pins to function as open-drain outputs. When rise time is not a priority, the weak pull-up eliminates the need for an external pull-up resistor. The open-drain design supports wire-OR functionality, useful for scenarios requiring multiple signals to drive the output low.

At  $V_{CC} = 1V$ , the nUV output guarantees a maximum  $V_{OL}$  of 0.15V. For nOV at  $V_{CC} = 1V$ , its weak pull-up current is fully enabled. As a result, if maintaining the nOV pin's state and pull-up strength is critical at low  $V_{CC}$ , an external pull-up resistor smaller than  $100k\Omega$  is recommended to boost the pull-up strength. In wire-OR configurations, any device pull-down capability must therefore compensate for this increased pull-up strength requirement.

#### **Glitch Immunity**

The SGM865 can withstand brief voltage spikes on monitored power rails. Its built-in filtering mechanisms ensure protection against rapid transient disturbances. Transient Duration vs. Comparator Overdrive in the Typical Performance Characteristics section demonstrates the device tolerance by indicating the maximum allowable transient duration without triggering a reset pulse. This glitch immunity enables reliable operation in electrically noisy settings.

## Under-Voltage Lockout (UVLO)

The SGM865 includes an under-voltage lockout circuit that tracks the voltage at the VCC pin. If the VCC voltage falls below  $V_{CC\_UVLO}$ , the protection mechanism engages. This activates the nUV output while simultaneously holding the nOV output inactive and blocking its activation. Once VCC voltage recovers, the nUV output's timing response aligns with that observed during an under-voltage event on the input lines.

## **Shunt Regulator**

The SGM865 derives power through its VCC pin, which can be connected directly to a supply rail up to 5.5V. Under this configuration, the device consumes current no more than 100 $\mu$ A. For voltages exceeding 5.5V, an internal shunt regulator enables operation by inserting a droop resistor in series between the supply and the VCC pin. This resistor extends input current range to no more than 10mA.

After establishing the input voltage (denoted as  $V_{IN}$ ), calculate the optimal resistance as follows. First, compute the total supply current ( $I_{CC_TOTAL}$ ) by combining the current drawn from REF pin, and/or other pins directly or indirectly connected to VCC pin with the device's maximum specified current. Values for the shunt regulator's minimum and maximum voltage thresholds ( $V_{SHUNT_MIN}$  and  $V_{SHUNT_MAX}$ ) from the electrical specifications are required for these calculations.

Calculate the maximum and minimum dropper resistor values.

$$R_{MIN} = \frac{V_{IN}MIN}{I_{CC}TOTAL}$$
(18)

$$R_{MAX} = \frac{V_{IN}MAX} - V_{SHUNT}MIN}{100\mu A}$$
(19)

Select a practical resistor value within the given range above. Considering the specified accuracy of the resistor, determine the minimum and maximum possible variations of the real resistor value, denoted as  $R_{REAL\_MIN}$  and  $R_{REAL\_MAX}$ , respectively. Calculate the maximum device power as follows:

$$P_{\text{DEVICE}_{MAX}} = V_{\text{SHUNT}_{MAX}} \times \frac{V_{\text{IN}_{MAX}} - V_{\text{SHUNT}_{MAX}}}{R_{\text{REAL}_{MIN}}} \quad (20)$$



Verify the acceptability of the calculated resistor value by determining the maximum temperature increase of the device.

$$T_{\text{RISE}_{MAX}} = \theta_{\text{JA}} \times P_{\text{DEVICE}_{MAX}}$$
(21)

Add  $T_{RISE\_MAX}$  to the ambient operating temperature. If the resistor value is appropriate, the result will remain within the device's operating temperature range of -40°C to +125°C.

## nOV Latch (SGM865A/C)

When the nLATCH pin is logic low and an over-voltage event occurs, the nOV output locks at the low state. Raising the nLATCH pin to high resets the latch state. If the over-voltage condition resolves while nLATCH is high, the latch mechanism is bypassed, and the nOV pin functions identically to the nUV pin, including a matching timeout duration. If the nLATCH pin is set low during an active timeout, the nOV output locks low, consistent with standard operation.

#### DISABLE (SGM865B/D)

When the DIS pin is driven to a high voltage level, it deactivates both the nUV and nOV outputs, maintaining them at a high logic state regardless of any detected faults. If a UVLO condition occurs, the nUV pin transitions to a low state immediately, but the timeout function is neglected. The nUV output returns to high as soon as the UVLO condition is resolved. To ensure stable operation when the DIS pin is unconnected, a  $1.6\mu$ A weak internal pull-down current is integrated in SGM865B/D.



# **TYPICAL APPLICATION CIRCUITS**

NOTE: 1. 1.5% supply tolerance, 5% input tolerance.



# **TYPICAL APPLICATION CIRCUITS (continued)**



#### NOTES:

1. 1.5% supply tolerance, 5% input tolerance.

2. 3% supply tolerance, 15% input tolerance.





#### NOTES:

- 1. 1.5% supply tolerance, 10% input tolerance.
- 2. 2% supply tolerance, 15% input tolerance.
- 3. 4% supply tolerance, 15% input tolerance.

#### Figure 12. Typical Application Diagram for Monitoring 48V, 16V, -3.3V, and -48V



## **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Original (JUNE 2025) to REV.A      | Page |
|-------------------------------------------------|------|
| Changed from product preview to production data | All  |



# PACKAGE OUTLINE DIMENSIONS SSOP-16









| Symbol | Dimer<br>In Milli | nsions<br>meters | Dimensions<br>In Inches |       |  |
|--------|-------------------|------------------|-------------------------|-------|--|
|        | MIN               | MAX              | MIN                     | MAX   |  |
| A      | 1.350             | 1.750            | 0.053                   | 0.069 |  |
| A1     | 0.100             | 0.250            | 0.004                   | 0.010 |  |
| A2     | 1.350             | 1.550            | 0.053                   | 0.061 |  |
| b      | 0.200             | 0.300            | 0.008                   | 0.012 |  |
| с      | 0.170             | 0.250            | 0.007                   | 0.010 |  |
| D      | 4.700             | 5.100            | 0.185                   | 0.200 |  |
| E      | 3.800             | 4.000            | 0.150                   | 0.157 |  |
| E1     | 5.800             | 6.200            | 0.228                   | 0.244 |  |
| е      | 0.635 BSC         |                  | 0.025                   | BSC   |  |
| L      | 0.400             | 1.270            | 0.016                   | 0.050 |  |
| θ      | 0°                | 8°               | 0°                      | 8°    |  |

NOTES:

1. Body dimensions do not include mode flash or protrusion.

2. This drawing is subject to change without notice.



É1

# PACKAGE OUTLINE DIMENSIONS TQFN-3×3-16L





RECOMMENDED LAND PATTERN (Unit: mm)

| Symbol | Dimer<br>In Milli | nsions<br>meters | Dimensions<br>In Inches |       |  |
|--------|-------------------|------------------|-------------------------|-------|--|
|        | MIN               | MAX              | MIN                     | MAX   |  |
| A      | 0.700             | 0.800            | 0.028                   | 0.031 |  |
| A1     | 0.000             | 0.050            | 0.000                   | 0.002 |  |
| A2     | 0.203             | 3 REF            | 0.008 REF               |       |  |
| D      | 2.900             | 3.100            | 0.114                   | 0.122 |  |
| D1     | 1.600             | 1.800            | 0.063                   | 0.071 |  |
| E      | 2.900             | 3.100            | 0.114                   | 0.122 |  |
| E1     | 1.600             | 1.800            | 0.063                   | 0.071 |  |
| k      | 0.200             | ) MIN            | 0.008                   | 3 MIN |  |
| b      | 0.180             | 0.300            | 0.007                   | 0.012 |  |
| е      | 0.500 TYP         |                  | 0.020                   | TYP   |  |
| L      | 0.300             | 0.500            | 0.012                   | 0.020 |  |
| eee    | 0.0               | )80              | 0.0                     | 03    |  |

NOTE: This drawing is subject to change without notice.



## TAPE AND REEL INFORMATION

## **REEL DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

## KEY PARAMETER LIST OF TAPE AND REEL

| Package Type | Reel<br>Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------|
| SSOP-16      | 13"              | 12.4                     | 6.40       | 5.40       | 2.10       | 4.0        | 8.0        | 2.0        | 12.0      | Q1               |
| TQFN-3×3-16L | 13"              | 12.4                     | 3.35       | 3.35       | 1.13       | 4.0        | 8.0        | 2.0        | 12.0      | Q2               |

## **CARTON BOX DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

## **KEY PARAMETER LIST OF CARTON BOX**

| Reel Type | Length Width<br>(mm) (mm) |     | Height<br>(mm) | Pizza/Carton |  |
|-----------|---------------------------|-----|----------------|--------------|--|
| 13″       | 386                       | 280 | 370            | 5            |  |

