

## SGM61031S **3A High Efficiency** Synchronous Buck Converter

### GENERAL DESCRIPTION

The SGM61031SH and SGM61031SL are efficient high frequency synchronous Buck converter with an input voltage range of 2.5V to 5.5V and a wide output current range that is optimized for compact solutions. It operates in PWM mode at heavy loads and automatically enters power-save mode (PSM) at light loads to maintain its high efficiency.

With its adaptive hysteresis and pseudo-constant on-time control (AHP-COT) architecture, the load transient performance is excellent and the output voltage regulation accuracy is achieved.

The SGM61031SH and SGM61031SL guarantee robustness by full protection function including input under-voltage lockout, cycle-by-cycle current limit and over-temperature protection. SGM61031SH integrates hiccup output under-voltage protection. SGM61031SL integrates latch-off output over-voltage protection and hiccup output under-voltage protection.

The SGM61031SH and SGM61031SL are available in a Green TDFN-2×2-8AL package.

### **FEATURES**

- AHP-COT Architecture for Fast Transient Regulation
- 2.5V to 5.5V Input Voltage Range
- 3A Output Current
- 24µA Quiescent Current
- 1MHz Switching Frequency
- 0.8ms of Internal Soft-Start Time
- 100% Duty Cycle for Low Dropout
- Power-Save Mode for Light Load Efficiency
- Power Good Output
- Output Discharge Function
- Protection for Output Under-Voltage and **Over-Voltage:** 
  - SGM61031SH: Hiccup Protection, UVP
  - SGM61031SL: Latch-Off Protection, UVP/OVP
- Over-Temperature Protection
- Available in a Green TDFN-2×2-8AL Package

### APPLICATIONS

**Battery-Powered Applications** Portable Electronic Devices Personal Computer, Notebook Data Storage



TYPICAL APPLICATION



### 3A High Efficiency Synchronous Buck Converter

### **PACKAGE/ORDERING INFORMATION**

| MODEL      | PACKAGE<br>DESCRIPTION | SPECIFIED<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER  | PACKAGE<br>MARKING | PACKING<br>OPTION   |
|------------|------------------------|-----------------------------------|---------------------|--------------------|---------------------|
| SGM61031SH | TDFN-2×2-8AL           | -40°C to +125°C                   | SGM61031SHXTDE8G/TR | 1F4<br>XXXX        | Tape and Reel, 3000 |
| SGM61031SL | TDFN-2×2-8AL           | -40°C to +125°C                   | SGM61031SLXTDE8G/TR | 1F5<br>XXXX        | Tape and Reel, 3000 |

#### MARKING INFORMATION

NOTE: XXXX = Date Code, Trace Code and Vendor Code.



Green (RoHS & HSF): SG Micro Corp defines "Green" to mean Pb-Free (RoHS compatible) and free of halogen substances. If you have additional comments or questions, please contact your SGMICRO representative directly.

#### **ABSOLUTE MAXIMUM RATINGS**

| VIN Voltage                         | 0.3V to 6V                     |
|-------------------------------------|--------------------------------|
| SW, EN, FB, PG Voltages             | 0.3V to V <sub>IN</sub> + 0.3V |
| SW (AC, Less than 10ns) Voltage     | 3V to 10V                      |
| Power Good Sink Current             | 1mA                            |
| Package Thermal Resistance          |                                |
| TDFN-2×2-8AL, θ <sub>JA</sub>       | 57.3°C/W                       |
| TDFN-2×2-8AL, θ <sub>JB</sub>       | 22.5°C/W                       |
| TDFN-2×2-8AL, θ <sub>JC (TOP)</sub> | 75.7°C/W                       |
| TDFN-2×2-8AL, θ <sub>JC (BOT)</sub> | 9.7°C/W                        |
| Junction Temperature                | +150°C                         |
| Storage Temperature Range           | 65°C to +150°C                 |
| Lead Temperature (Soldering, 10s)   | +260°C                         |
| ESD Susceptibility (1) (2)          |                                |
| HBM                                 | ±2000V                         |
| CDM                                 | ±1000V                         |
| NOTES:                              |                                |

1. For human body model (HBM), all pins comply with ANSI/ESDA/JEDEC JS-001 specifications.

2. For charged device model (CDM), all pins comply with ANSI/ESDA/JEDEC JS-002 specifications.

#### **RECOMMENDED OPERATING CONDITIONS**

Input Voltage Range ......2.5V to 5.5V Operating Junction Temperature Range ......-40°C to +125°C

#### **OVERSTRESS CAUTION**

Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Functional operation of the device at any conditions beyond those indicated in the Recommended Operating Conditions section is not implied.

#### **ESD SENSITIVITY CAUTION**

This integrated circuit can be damaged if ESD protections are not considered carefully. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because even small parametric changes could cause the device not to meet the published specifications.

#### DISCLAIMER

SG Micro Corp reserves the right to make any change in circuit design, or specifications without prior notice.



### **PIN CONFIGURATION**



### **PIN DESCRIPTION**

| PIN            | NAME | TYPE | FUNCTION                                                                                                                                            |
|----------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 1              | FB   | Ι    | Feedback Input. An external feedback divider is needed for setting the output voltage.                                                              |
| 2              | PG   | 0    | Power Good Open-Drain Output. Connect an external pulled-up resistor to this pin. Leave this pin floating when not in use.                          |
| 3              | VIN  | Р    | Power Supply Voltage Input.                                                                                                                         |
| 4              | GND  | G    | Power Ground.                                                                                                                                       |
| 5              | NC   | _    | No Connection.                                                                                                                                      |
| 6              | SW   | Р    | Switching Node. Connect power inductor to this pin.                                                                                                 |
| 7              | EN   | Ι    | Active-High Enable Input. Logic high sets the device active. Logic low disables it and turns it into shutdown mode. Do not leave this pin floating. |
| 8              | AGND | G    | Analog Ground.                                                                                                                                      |
| Exposed<br>Pad | GND  | _    | Connect it to GND. The thermal pad must be soldered to improve heat dissipation.                                                                    |

NOTE: I = input, O = output, P = power, G = ground.



### **ELECTRICAL CHARACTERISTICS**

(V<sub>IN</sub> = 3.6V,  $T_J$  = -40°C to +125°C. Typical values are at  $T_J$  = +25°C, unless otherwise noted.)

| DADAMETED                          | OVMDOL               | 001                                                                     | DITIONO                        |     | TVD  | MAX | LINUTO |
|------------------------------------|----------------------|-------------------------------------------------------------------------|--------------------------------|-----|------|-----|--------|
| PARAMETER                          | SYMBOL               | CONDITIONS                                                              |                                | MIN | ITP  | MAX | UNITS  |
| Supply                             |                      | I                                                                       |                                |     | 1    |     |        |
| Input Voltage Range                | V <sub>IN</sub>      |                                                                         |                                | 2.5 |      | 5.5 | V      |
| Quiescent Current into VIN         | Ι <sub>Q</sub>       | device not switching                                                    |                                |     | 24   | 48  | μA     |
| Shutdown Current into VIN          | I <sub>SD</sub>      | $V_{IN} = 2.5V$ to 5.5V,<br>$V_{EN} = 0V$                               | T <sub>J</sub> = +25℃          |     | 0.01 | 0.8 | μA     |
| Linden Maltana Leeleest            |                      | $I_{1,1} = -40 \text{ C} \text{ t0} + 123 \text{ C}$                    |                                |     | 0.4  | 4.7 |        |
| Under-Voltage Lockout              | V <sub>UVLO</sub>    |                                                                         |                                | 2   | 2.1  | 2.2 | V      |
|                                    |                      |                                                                         |                                |     | 210  |     | mv     |
| Over-Temperature Protection(OTP)   | -                    |                                                                         |                                |     |      |     |        |
| Thermal Shutdown                   |                      | Temperature rising                                                      |                                |     | 147  |     | °C     |
| Thermal Shutdown Hysteresis        | T <sub>SD_HYS</sub>  | Temperature falling l                                                   | pelow T <sub>SD</sub>          |     | 27   |     | °C     |
| Logic Interface (EN)               |                      | I                                                                       |                                |     |      |     |        |
| High-Level Input Voltage           | V <sub>IH</sub>      | $V_{IN}$ = 2.5V to 5.5V                                                 | 1.2                            |     |      | V   |        |
| Low-Level Input Voltage            | V <sub>IL</sub>      | $V_{IN}$ = 2.5V to 5.5V                                                 |                                |     |      | 0.4 | V      |
| Input Leakage Current              | I <sub>LKG</sub>     |                                                                         |                                |     | 0.01 | 0.3 | μA     |
| Power Good                         |                      |                                                                         |                                |     |      |     |        |
|                                    |                      | $V_{\text{FB}}$ falling, $V_{\text{FB}}$ referenced to $V_{\text{REF}}$ |                                | 85  | 90   | 95  | 0/     |
| Power Good Threshold               | V <sub>PG_UV</sub>   | Power good hysteresis, V <sub>FB</sub> referenced to V <sub>REF</sub>   |                                |     | 5    |     | 70     |
| PG Leakage Current                 | I <sub>PG_LKG</sub>  |                                                                         |                                |     | 0.01 | 0.3 | μA     |
| Output                             |                      |                                                                         |                                |     |      |     |        |
|                                    | M                    | V <sub>IN</sub> = 2.5V to 5.5V,                                         | T <sub>J</sub> = +25°C         | 594 | 600  | 606 | m)/    |
|                                    | V REF                | PWM                                                                     |                                | 591 | 600  | 609 | mv     |
| Feedback Input Bias Current        | I <sub>FB</sub>      | V <sub>FB</sub> = 0.6V                                                  |                                |     | 1    | 20  | nA     |
| Output Discharge Resistor          | R <sub>DIS</sub>     | EN = low, V <sub>OUT</sub> = 1.8                                        | V                              |     | 50   |     | Ω      |
| MOSFETs                            |                      | •                                                                       |                                |     |      |     |        |
| High-side FET On-Resistance        | R <sub>DSON_H</sub>  | I <sub>SW</sub> = 500mA                                                 |                                |     | 78   |     | mΩ     |
| Low-side FET On-Resistance         | R <sub>DSON_L</sub>  | I <sub>sw</sub> = 500mA                                                 |                                |     | 54   |     | mΩ     |
| High-side FET Switch Current Limit | I <sub>LIM_H</sub>   | Rising inductor curre                                                   | ent                            | 3.8 | 5    | 6.1 | А      |
| Protections                        |                      | •                                                                       |                                |     |      |     |        |
| Under-Voltage Protection           | V <sub>UVP</sub>     | $V_{FB}$ falling, $V_{FB}$ refere                                       | enced to V <sub>REF</sub>      |     | 40   |     | %      |
| UVP Deglitch Time                  | t <sub>UVP_DLY</sub> | $V_{FB}$ < 40% $V_{REF}$ to U                                           | VP trigger                     |     | 10   |     | us     |
| Hiccup Time                        | t <sub>HICCUP</sub>  | SGM61031SH, SW pulses stop to a new                                     |                                |     | 4    |     | ms     |
| Over-Voltage Protection            | V <sub>OVP</sub>     | V <sub>FB</sub> rising, V <sub>FB</sub> refere                          | nced to V <sub>REF</sub>       |     | 120  |     | %      |
| OVP Deglitch Time                  | t <sub>OVP_DLY</sub> | V <sub>FB</sub> > 120% V <sub>REF</sub> to 0<br>SGM61031SL              | OVP trigger,                   |     | 10   |     | μs     |
| Time                               |                      |                                                                         |                                |     |      |     |        |
| Soft-Start Time                    | t <sub>ss</sub>      | V <sub>OUT</sub> from 0% to 95%                                         | 6                              |     | 0.8  |     | ms     |
| ON Time                            | t <sub>ON</sub>      | V <sub>IN</sub> = 3.3V, V <sub>OUT</sub> = 1.                           | 8V, I <sub>OUT</sub> = 1A, CCM | 420 | 508  | 575 | ns     |

### 3A High Efficiency Synchronous Buck Converter

### **TYPICAL PERFORMANCE CHARACTERISTICS**



 $T_{A} = +25^{\circ}C, V_{IN} = 5V, V_{OUT} = 1.8V, L_{1} = 1\mu H \text{ (DCR} = 13m\Omega), C_{OUT} = 22\mu F \text{ and } C_{FF} = 20pF, \text{ unless otherwise noted}.$ 



 $T_{A} = +25^{\circ}C, V_{IN} = 5V, V_{OUT} = 1.8V, L_{1} = 1\mu H \text{ (DCR} = 13m\Omega), C_{OUT} = 22\mu F \text{ and } C_{FF} = 20pF, \text{ unless otherwise noted}.$ 



 $T_{A} = +25^{\circ}C, V_{IN} = 5V, V_{OUT} = 1.8V, L_{1} = 1\mu H \text{ (DCR} = 13m\Omega), C_{OUT} = 22\mu F \text{ and } C_{FF} = 20pF, \text{ unless otherwise noted}.$ 



 $T_{A} = +25^{\circ}C, V_{IN} = 5V, V_{OUT} = 1.8V, L_{1} = 1\mu H \text{ (DCR} = 13m\Omega), C_{OUT} = 22\mu F \text{ and } C_{FF} = 20pF, \text{ unless otherwise noted}.$ 



 $V_{IN}$  = 5V,  $V_{OUT}$  = 1.8V,  $L_1$  = 1µH,  $C_{OUT}$  = 22µF and  $C_{FF}$  = 20pF, unless otherwise noted.



Time (50µs/div)















 $V_{IN}$  = 5V,  $V_{OUT}$  = 1.8V,  $L_1$  = 1µH,  $C_{OUT}$  = 22µF and  $C_{FF}$  = 20pF, unless otherwise noted.









Time (500µs/div)



Line Transient 2V/div  $\mathsf{V}_{\mathsf{IN}}$ 50mV/div AC Coupler  $V_{\text{OUT}}$ 5V/div  $V_{\text{SW}}$ I<sub>OUT</sub> = 3A Time (500µs/div)



Time (2ms/div)



### FUNCTIONAL BLOCK DIAGRAM



Figure 2. Functional Block Diagram

### **DETAILED DESCRIPTION**

#### Overview

The SGM61031S is a high-efficient Buck converter with AHP-COT architecture and advanced regulation topology.

At medium to heavy loads, the device works in pulse width modulation (PWM) mode. At light loads, it automatically switches to power-save mode (PSM). In PWM mode, the device works with a nominal switching frequency of 1MHz. When the load current falls, the device goes into PSM to achieve high efficiency with reducing switching frequency and minimizing quiescent current.

#### Under-Voltage Lockout (UVLO)

The device implements the under-voltage lockout (UVLO) with a 210mV (TYP) hysteresis. When the input voltage falls below the  $V_{UVLO}$ , it shuts down the device.

#### **Device Enable and Disable**

A logic high input to EN pin activates the device, and a logic low disables the device. Do not leave it floating.

#### **Output Discharge**

Whenever the device is disabled by enable, thermal shutdown or under-voltage lockout ( $V_{IN}$  < 1.4V, uncertain), the output is discharged by the SW pin through a typical discharge resistor of R<sub>DIS</sub>.

#### Soft-Start

When EN pin is set to logic high and after about 150 $\mu$ s delay, the device starts switching and V<sub>OUT</sub> increases with 0.8ms (TYP) internal soft-start circuit.

#### Power Good (PG)

The power good output of SGM61031S will be low in the condition that the output voltage is less than its nominal value. If the output exceeds 95% of the regulated voltage, the power good is in high-impedance state. If the output voltage is less than 90% of the regulated voltage, the power good is driven to low.

The PG pin is an open-drain output with a maximum of 1mA sink current. A pull-up resistor connecting to power good output is required. When the device is disabled, under-voltage lockout, or thermal shutdown, the PG pin is driven to Low (see Table 1). The PG signal connected to the EN pin of other converters can be used for multiple rails sequences. Leave the PG pin floating when not in use.

#### Table 1. Logic Table of PG Pin

| Device Inform        | PG Logic Status            |              |              |  |
|----------------------|----------------------------|--------------|--------------|--|
| Device mom           | Hi-Z                       | Low          |              |  |
| Enable (EN = High)   | $V_{FB} \ge V_{PG_{UV}}$   | $\checkmark$ |              |  |
|                      | $V_{FB} \leq V_{PG_{UV}}$  |              | $\checkmark$ |  |
| Shutdown (EN = Low)  |                            |              | $\checkmark$ |  |
| Thermal Shutdown     | $T_J > T_{SD}$             |              | $\checkmark$ |  |
| UVLO                 | $1.4V < V_{IN} < V_{UVLO}$ |              | $\checkmark$ |  |
| Power Supply Removal | $V_{IN} \le 1.4V$          | Undefined    |              |  |

#### Low Dropout Operation (100% Duty Cycle)

The device provides low input-to-output voltage drop by going into 100% duty cycle mode. In this mode, the high-side MOSFET is constantly turned on and the low-side MOSFET is turned off. This function can increase the operation time to the utmost extent for battery powered applications. To maintain an appropriate output voltage, the minimum input voltage is calculated by:

$$V_{\text{IN}_{\text{MIN}}} = V_{\text{OUT}} + I_{\text{OUT}_{\text{MAX}}} \times (R_{\text{DSON}} + R_{\text{L}})$$
(1)

where:

- V<sub>IN\_MIN</sub> is the minimum input voltage.
- IOUT\_MAX is the maximum output current.
- R<sub>DSON</sub> is the high-side MOSFET on-resistance.
- $\bullet$  R  $_{\!\!\! L}$  is the inductor ohmic resistance.

#### **Power-Save Mode**

Once the load current decreases, the SGM61031S will enter power-save mode. Then, the device has a reduced switching frequency and works with the minimum quiescent current to keep high efficiency. In power-save mode, the inductor current is discontinuous.

#### **Over-Current Protection**

Limiting the switch current protects the switch itself and also prevents over-current in the source and the inductor. If the high-side (HS) switch current exceeds the  $I_{\text{LIM}_{H}}$  threshold, HS switch is turned off and the low-side (LS) switch is turned on to reduce the inductor current and limit the peak.

For SGM61031SH, if 32 cycles consecutive repetition of this event occurs, the device stops switching and hiccup. A new startup is initiated automatically (hiccup) after 4ms (TYP). The hiccup repeats until the current-limit condition is removed.



### **DETAILED DESCRIPTION (continued)**

# Hiccup Short-Circuit Protection (SGM61031SH Only)

If overload or output short-circuits condition continues and output voltage drops below 40% of the set voltage, the device stops switching, after a hiccup time (4ms, TYP), a new startup is initialed automatically. The hiccup repeats until the overload or short-circuit fault is cleared.

#### Latch-off Output Under-Voltage and Over-Voltage Protection (SGM61031SL Only)

SGM61031SL includes output over-voltage protection and output under-voltage protection circuits to limit

output voltage. If the  $V_{FB}$  goes above the 120% or below 40% of the reference voltage, the high-side MOSFET will be forced off to limit the output voltage then the IC will be into latch-off mode. Repowering on VIN or re-enabling EN can make the device work again.

#### **Thermal Shutdown**

To protect the device from overheating damage, thermal protection is included in the device. If the junction temperature exceeds the typical  $T_{SD}$  (+147°C, TYP), the switching will stop. When the device temperature drops below the threshold minus hysteresis, the switching will resume automatically.



### **APPLICATION INFORMATION**

The SGM61031S is a synchronous Buck converter with output voltage adjusted by feedback dividers. Taking SGM61031S typical application as a reference, the following sections discuss the design of external components and the way to achieve the application.



Figure 3. Typical Application Schematic

#### **Design Requirements**

For this design example, use Table 2 as the input parameters.

#### Table 2. Design Parameters

| Design Parameters     | Example Values |
|-----------------------|----------------|
| Input Voltage Range   | 2.5V to 5.5V   |
| Output Voltage        | 1.8V           |
| Output Current Rating | 3A             |
| Operating Frequency   | 1MHz           |

#### **Design Details**

Table 3 shows the components included in this example.

#### Table 3. Components List

| Ref            | Description                                                                                                                                                          | Manufacturer |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| C <sub>1</sub> | 10µF, Ceramic Capacitor, 10V, X7R, 0603, P/N: GRM188Z71A106KA73                                                                                                      | muRata       |
| C <sub>2</sub> | 22µF, Ceramic Capacitor, 10V, X5R, 0603, P/N: GRM188R61A226ME15                                                                                                      | muRata       |
| C <sub>3</sub> | 20pF, Ceramic Capacitor, 50V, C0G,<br>Size 0603                                                                                                                      | Std          |
| L <sub>1</sub> | 1μH Wire Wound,<br>DCR <sub>TYP</sub> = 12mΩ, I <sub>SAT(30%)</sub> = 11.5A,<br>I <sub>RMS(+40°C)</sub> = 10.1A,SRF = 55MHz,<br>4mm × 4mm × 2mm,<br>P/N: 74438356010 | Würth        |
| R <sub>1</sub> | 200k $\Omega$ , Chip Resistor, 1/16W, 1%, Size 0603                                                                                                                  | Std          |
| R <sub>2</sub> | 100k $\Omega$ , Chip Resistor, 1/16W, 1%, Size 0603                                                                                                                  | Std          |
| R <sub>3</sub> | 100kΩ, Chip Resistor, 1/16W, 1%, Size 0603                                                                                                                           | Std          |

#### **Capacitor Selection**

For input capacitor design, a X5R/X7R dielectric ceramic capacitor should be selected for its low ESR and high frequency performance.  $10\mu$ F is enough for most applications. The voltage rating of input capacitor must be considered for its significant bias effect. The input ripple voltage can be calculated from Equation 2.

$$\Delta V_{\text{IN}} = \frac{I_{\text{OUT}} \times D \times (1 - D)}{C_{\text{IN}} \times f_{\text{SW}}}$$
(2)

The ripple current rating of input capacitor should be greater than  $I_{CIN_RMS}$  in Equation 3 and the maximum value occurs at 50% duty cycle.

$$I_{CIN\_RMS} = I_{OUT} \times \sqrt{\frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times V_{IN}}} = I_{OUT} \times \sqrt{D \times (1-D)}$$
(3)

For output capacitor design, output ripple, transient response and loop stability should be considered. Minimum capacitance of output ripple criteria can be calculated from Equation 4.

$$C_{OUT} > \frac{\Delta I_L}{8 \times f_{SW} \times V_{OUT_{RIPPLE}}}$$
(4)

Both the input and output capacitors should be placed as close to VIN, SENSE and GND pins as possible to reduce noise caused by PCB parasitic parameters.



### **APPLICATION INFORMATION (continued)**

#### **Inductor Selection**

Equation 5 is conventionally used to calculate the output inductance of a Buck converter. The inductor should be selected by its value and the saturation current. The saturation current of inductor should be higher than  $I_{L_MAX}$  in Equation 5, and sufficient margin should be reserved. Generally, the saturation current above high-side current limit is enough, and a 20% to 40% ripple current is selected to calculate the inductance. Larger inductor can reduce the ripple current, but with an increasing response time.

$$I_{L\_MAX} = I_{OUT\_MAX} + \frac{\Delta I_{L}}{2}$$

$$\Delta I_{L} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f_{SW}}$$
(5)

where:

- IOUT\_MAX is the maximum output current.
- $\Delta I_{L}$  is the inductor current ripple.
- f<sub>SW</sub> is the switching frequency.
- L is the inductor value.

#### LC Filter

The inductor (L) and the output capacitor (C) form a

low-pass filter for removing switching AC components and passing the DC voltage to the output. Note that variations as high as +20% to -30% in the effective inductance due to tolerances. Similarly, for the  $C_{OUT}$ , due to tolerances and bias voltage de-rating the effective capacitance can vary by +20% to -50%.

A feed-forward capacitor improves transient response to the load steps and reduces the output ripple in PSM. A 20pF capacitor is recommended for the 1.8V output in the typical application.

#### Adjustable Output Voltage

An external resistor divider connected to FB pin is used for setting the output voltage. Through adjusting  $R_1$  and  $R_2$ , the output voltage can be programmed to the desired value. Calculate  $R_1$  and  $R_2$  with Equation 6.

$$V_{\text{OUT}} = V_{\text{REF}} \times \left(1 + \frac{R_1}{R_2}\right) = 0.6V \times \left(1 + \frac{R_1}{R_2}\right)$$
(6)

First choose  $R_2$  value below  $100k\Omega$  to avoid high noise sensitivity on the FB pin. Do not choose a very small value for  $R_2$ , otherwise, the loss will be increased on this resistor that reduces the light load efficiency.



### LAYOUT GUIDELINES

Good PCB layout is the key factor for high performance operation of a device regarding the stability, regulation, efficiency and other performance measures.

A list of guidelines for designing the PCB layout of SGM61031S is provided below:

- Place the input capacitor close to the device with the shortest possible connection traces.
- Share the same GND return point for the input and output capacitors and locate it as close as possible to the device PGND pin to minimize the AC current loops.
- Place the inductor close to the switching node and connect it with a short trace to minimize the parasitic capacitances coupled to the SW node.



- Keep signal traces such as FB and VOUT sensing lines away from SW or other noise sources. Both of them need to be connected to VOUT by the shortest path and near the output capacitor.
- Divider resistors are placed close to the IC and connect to the AGND and FB pins directly.
- AGND pin and PGND pin need to be connected through the exposed pad for single-point grounding. In order to ensure mechanical reliability and good heat dissipation, the exposed pad must be fully welded to the circuit board.
- Use GND planes in middle layers (if used) for shielding and minimizing the ground potential drifts. Typical suggested layout is provided in Figure 4.





### ADDITIONAL TYPICAL APPLICATION CIRCUITS



#### Figure 5. 0.6V Output Voltage Application



#### Figure 6. 0.9V Output Voltage Application



Figure 7. 1.2V Output Voltage Application

### ADDITIONAL TYPICAL APPLICATION CIRCUITS (continued)



Figure 9. 3.3V Output Voltage Application

### **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Original (APRIL 2025) to REV.A     | Page |
|-------------------------------------------------|------|
| Changed from product preview to production data | All  |



### PACKAGE OUTLINE DIMENSIONS TDFN-2×2-8AL





| Symbol | Dimensions In Millimeters |           |       |  |  |  |  |
|--------|---------------------------|-----------|-------|--|--|--|--|
| Symbol | MIN                       | NOM       | MAX   |  |  |  |  |
| А      | 0.700                     | -         | 0.800 |  |  |  |  |
| A1     | 0.000                     | -         | 0.050 |  |  |  |  |
| A2     |                           | 0.203 REF |       |  |  |  |  |
| b      | 0.200                     | -         | 0.300 |  |  |  |  |
| D      | 1.900                     | -         | 2.100 |  |  |  |  |
| D1     | 1.450                     | -         | 1.700 |  |  |  |  |
| E      | 1.900                     | -         | 2.100 |  |  |  |  |
| E1     | 0.750                     | -         | 1.000 |  |  |  |  |
| k      | 0.200                     | -         | -     |  |  |  |  |
| e      | 0.500 BSC                 |           |       |  |  |  |  |
| L      | 0.200                     | -         | 0.400 |  |  |  |  |
| eee    | 0.080                     |           |       |  |  |  |  |

NOTE: This drawing is subject to change without notice.

### TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

### KEY PARAMETER LIST OF TAPE AND REEL

| Package Type | Reel<br>Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------|
| TDFN-2×2-8AL | 7"               | 9.5                      | 2.30       | 2.30       | 1.10       | 4.0        | 4.0        | 2.0        | 8.0       | Q1               |



#### **CARTON BOX DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

#### **KEY PARAMETER LIST OF CARTON BOX**

| Reel Type   | Length<br>(mm) | Width<br>(mm) | Height<br>(mm) | Pizza/Carton |        |
|-------------|----------------|---------------|----------------|--------------|--------|
| 7" (Option) | 368            | 227           | 224            | 8            |        |
| 7"          | 442            | 410           | 224            | 18           | DD0002 |

